亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? diff_io_top.fit.qmsg

?? altera FPGA/CPLD高級篇(VHDL源代碼)
?? QMSG
?? 第 1 頁 / 共 2 頁
字號:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 4.1 Build 207 08/26/2004 Service Pack 1.04 SJ Full Version " "Info: Version 4.1 Build 207 08/26/2004 Service Pack 1.04 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon Sep 13 22:26:57 2004 " "Info: Processing started: Mon Sep 13 22:26:57 2004" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --import_settings_files=off --export_settings_files=off Diff_io_top -c Diff_io_top " "Info: Command: quartus_fit --import_settings_files=off --export_settings_files=off Diff_io_top -c Diff_io_top" {  } {  } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "Diff_io_top EP1S10F780C6 " "Info: Selected device EP1S10F780C6 for design Diff_io_top" {  } {  } 0}
{ "Info" "ICUT_CUT_YGR_PLL_CAN_ACHIEVE_RATIO_AND_PHASE_SHIFT" "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll " "Info: Implementing parameter values for PLL lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll" { { "Info" "ICUT_CUT_YGR_PLL_PARAMETERS_FACTORS" "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll 8 1 0 0 " "Info: Implementing clock multiplication of 8, clock division of 1, and phase shift of 0 degrees (0 ps) for lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll port" {  } {  } 0} { "Info" "ICUT_CUT_YGR_PLL_PARAMETERS_FACTORS" "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|rx_outclock 1 1 0 0 " "Info: Implementing clock multiplication of 1, clock division of 1, and phase shift of 0 degrees (0 ps) for lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|rx_outclock port" {  } {  } 0}  } { { "d:/altera/quartus41/libraries/megafunctions/altlvds_rx.tdf" "" "" { Text "d:/altera/quartus41/libraries/megafunctions/altlvds_rx.tdf" 402 7 0 } } { "E:/examples/Examples-10-2/Verilog/lvds_rx.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/lvds_rx.v" 64 -1 0 } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 37 -1 0 } }  } 0}
{ "Info" "ICUT_CUT_YGR_PLL_CAN_ACHIEVE_RATIO_AND_PHASE_SHIFT" "lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll " "Info: Implementing parameter values for PLL lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll" { { "Info" "ICUT_CUT_YGR_PLL_PARAMETERS_FACTORS" "lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll 8 1 0 0 " "Info: Implementing clock multiplication of 8, clock division of 1, and phase shift of 0 degrees (0 ps) for lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll port" {  } {  } 0} { "Info" "ICUT_CUT_YGR_PLL_PARAMETERS_FACTORS" "lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll~CLK1 8 1 0 0 " "Info: Implementing clock multiplication of 8, clock division of 1, and phase shift of 0 degrees (0 ps) for lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll~CLK1 port" {  } {  } 0}  } { { "d:/altera/quartus41/libraries/megafunctions/altlvds_tx.tdf" "" "" { Text "d:/altera/quartus41/libraries/megafunctions/altlvds_tx.tdf" 397 5 0 } } { "E:/examples/Examples-10-2/Verilog/lvds_tx.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/lvds_tx.v" 58 -1 0 } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 55 -1 0 } }  } 0}
{ "Info" "IFITCC_FITCC_INFO_FAST_FIT_COMPILATION_ON" "" "Info: Fitter is performing a Fast Fit compilation -- Fitter effort will be decreased to reduce compilation time" {  } {  } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S10F780I6 " "Info: Device EP1S10F780I6 is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S10F780C6ES " "Info: Device EP1S10F780C6ES is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S20F780C6 " "Info: Device EP1S20F780C6 is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S20F780I6 " "Info: Device EP1S20F780I6 is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S25F780C6 " "Info: Device EP1S25F780C6 is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S25F780I6 " "Info: Device EP1S25F780I6 is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S30F780C6 " "Info: Device EP1S30F780C6 is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S30F780I6 " "Info: Device EP1S30F780I6 is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S30F780C6_HARDCOPY_FPGA_PROTOTYPE " "Info: Device EP1S30F780C6_HARDCOPY_FPGA_PROTOTYPE is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S40F780C6 " "Info: Device EP1S40F780C6 is compatible" {  } {  } 2} { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S40F780C6_HARDCOPY_FPGA_PROTOTYPE " "Info: Device EP1S40F780C6_HARDCOPY_FPGA_PROTOTYPE is compatible" {  } {  } 2}  } {  } 2}
{ "Info" "IFSAC_FSAC_RESERVE_PIN_NO_DATA0" "" "Info: DATA\[0\] dual-purpose pin not reserved" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "LVDS Placement Operation Initializations " "Info: Completed LVDS Placement Operation Initializations" {  } {  } 0}
{ "Info" "IFSAC_FSAC_PINS_MISSING_LOCATION_INFO" "8 8 " "Info: No exact pin location assignment(s) for 8 pins of 8 total pins" { { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "rx_locked " "Info: Pin rx_locked not assigned to an exact location on the device" {  } { { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 25 -1 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "rx_locked" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { rx_locked } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { rx_locked } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "tx_out\[1\] " "Info: Pin tx_out\[1\] not assigned to an exact location on the device" {  } { { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 24 -1 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "tx_out\[1\]" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { tx_out[1] } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { tx_out[1] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "tx_out\[0\] " "Info: Pin tx_out\[0\] not assigned to an exact location on the device" {  } { { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 24 -1 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "tx_out\[0\]" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { tx_out[0] } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { tx_out[0] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "tx_outclock " "Info: Pin tx_outclock not assigned to an exact location on the device" {  } { { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 26 -1 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "tx_outclock" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { tx_outclock } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { tx_outclock } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "rx_data_align " "Info: Pin rx_data_align not assigned to an exact location on the device" {  } { { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 23 -1 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "rx_data_align" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { rx_data_align } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { rx_data_align } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "rx_inclock " "Info: Pin rx_inclock not assigned to an exact location on the device" {  } { { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 22 -1 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "rx_inclock" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { rx_inclock } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { rx_inclock } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "rx_in\[0\] " "Info: Pin rx_in\[0\] not assigned to an exact location on the device" {  } { { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 21 -1 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "rx_in\[0\]" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { rx_in[0] } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { rx_in[0] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "rx_in\[1\] " "Info: Pin rx_in\[1\] not assigned to an exact location on the device" {  } { { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 21 -1 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "rx_in\[1\]" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { rx_in[1] } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { rx_in[1] } "NODE_NAME" } }  } 0}  } {  } 0}
{ "Info" "ITAN_TDC_USER_OPTIMIZATION_GOALS" "" "Info: Detected fmax, tsu, tco, and/or tpd requirements -- optimizing circuit to achieve only the specified requirements" {  } {  } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" {  } {  } 0}
{ "Info" "ICUT_CUT_YGR_PLL_CAN_ACHIEVE_RATIO_AND_PHASE_SHIFT" "lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll " "Info: Implementing parameter values for PLL lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll" { { "Info" "ICUT_CUT_YGR_PLL_PARAMETERS_FACTORS" "lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll 8 1 0 0 " "Info: Implementing clock multiplication of 8, clock division of 1, and phase shift of 0 degrees (0 ps) for lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll port" {  } {  } 0}  } { { "d:/altera/quartus41/libraries/megafunctions/altlvds_tx.tdf" "" "" { Text "d:/altera/quartus41/libraries/megafunctions/altlvds_tx.tdf" 397 5 0 } } { "E:/examples/Examples-10-2/Verilog/lvds_tx.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/lvds_tx.v" 58 -1 0 } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 55 -1 0 } }  } 0}
{ "Warning" "WFYGR_FYGR_NO_BYTE_ENABLE_SYNCH_REG" "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll " "Warning: For fast PLL lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll comparator input port is not synchronized to the core clock" {  } { { "d:/altera/quartus41/libraries/megafunctions/altlvds_rx.tdf" "" "" { Text "d:/altera/quartus41/libraries/megafunctions/altlvds_rx.tdf" 402 7 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { lvds_rx:lvds_rx_inst|altlvds_rx:altlvds_rx_component|pll } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { lvds_rx:lvds_rx_inst|altlvds_rx:altlvds_rx_component|pll } "NODE_NAME" } }  } 0}
{ "Info" "ICUT_CUT_YGR_PLL_CAN_ACHIEVE_RATIO_AND_PHASE_SHIFT" "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll " "Info: Implementing parameter values for PLL lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll" { { "Info" "ICUT_CUT_YGR_PLL_PARAMETERS_FACTORS" "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll 8 1 0 0 " "Info: Implementing clock multiplication of 8, clock division of 1, and phase shift of 0 degrees (0 ps) for lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll port" {  } {  } 0} { "Info" "ICUT_CUT_YGR_PLL_PARAMETERS_FACTORS" "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|rx_outclock 1 1 0 0 " "Info: Implementing clock multiplication of 1, clock division of 1, and phase shift of 0 degrees (0 ps) for lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|rx_outclock port" {  } {  } 0}  } { { "d:/altera/quartus41/libraries/megafunctions/altlvds_rx.tdf" "" "" { Text "d:/altera/quartus41/libraries/megafunctions/altlvds_rx.tdf" 402 7 0 } } { "E:/examples/Examples-10-2/Verilog/lvds_rx.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/lvds_rx.v" 64 -1 0 } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" "" "" { Text "E:/examples/Examples-10-2/Verilog/Diff_io_top.v" 37 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Regular LVDS Placement Operation " "Info: Completed Regular LVDS Placement Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_HSDI_PLLS_MERGED" "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll " "Info: Receiver fast PLL lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll and transmitter fast PLL lvds_tx:lvds_tx_inst\|altlvds_tx:altlvds_tx_component\|pll are merged together" {  } { { "d:/altera/quartus41/libraries/megafunctions/altlvds_rx.tdf" "" "" { Text "d:/altera/quartus41/libraries/megafunctions/altlvds_rx.tdf" 402 7 0 } } { "d:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "d:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "lvds_rx:lvds_rx_inst\|altlvds_rx:altlvds_rx_component\|pll" } } } } { "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" "" "" { Report "E:/examples/Examples-10-2/Verilog/db/Diff_io_top_cmp.qrpt" Compiler "Diff_io_top" "UNKNOWN" "V1" "E:/examples/Examples-10-2/Verilog/db/Diff_io_top.quartus_db" { Floorplan "" "" "" { lvds_rx:lvds_rx_inst|altlvds_rx:altlvds_rx_component|pll } "NODE_NAME" } } } { "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { Floorplan "E:/examples/Examples-10-2/Verilog/Diff_io_top.fld" "" "" { lvds_rx:lvds_rx_inst|altlvds_rx:altlvds_rx_component|pll } "NODE_NAME" } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Flexible LVDS Placement Operation " "Info: Completed Flexible LVDS Placement Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_START_REGPACKING_INFO" "" "Info: Starting register packing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" {  } {  } 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩午夜中文字幕| 亚洲自拍偷拍图区| 夜夜嗨av一区二区三区网页 | 久久久国产精品午夜一区ai换脸| 亚洲国产精品t66y| 日韩在线观看一区二区| 97超碰欧美中文字幕| 精品少妇一区二区三区免费观看| 一区二区三区免费观看| 国产经典欧美精品| 制服.丝袜.亚洲.另类.中文| **网站欧美大片在线观看| 狠狠色狠狠色综合日日91app| 色综合天天在线| 久久伊99综合婷婷久久伊| 爽好多水快深点欧美视频| 色婷婷国产精品久久包臀 | 最新热久久免费视频| 裸体健美xxxx欧美裸体表演| 色婷婷狠狠综合| 亚洲色图丝袜美腿| 97精品超碰一区二区三区| 国产精品丝袜91| 国产自产v一区二区三区c| 欧美一级片免费看| 亚洲第一电影网| 欧洲人成人精品| 一区二区三区在线免费观看| 91麻豆文化传媒在线观看| 国产精品美女一区二区| 菠萝蜜视频在线观看一区| 国产亚洲一区二区在线观看| 国产精品综合网| 国产网站一区二区| 国产91在线观看| 国产精品欧美久久久久无广告 | 午夜精品久久久久影视| 91影视在线播放| 亚洲蜜桃精久久久久久久| yourporn久久国产精品| 国产精品传媒视频| 色综合天天天天做夜夜夜夜做| 专区另类欧美日韩| 欧亚洲嫩模精品一区三区| 亚洲综合久久久| 欧美日韩大陆在线| 午夜激情一区二区| 91精品免费在线| 国模无码大尺度一区二区三区| 精品第一国产综合精品aⅴ| 精品无人码麻豆乱码1区2区| 久久久99久久精品欧美| 成人免费高清视频在线观看| 亚洲激情校园春色| 3d动漫精品啪啪一区二区竹菊| 蜜臀久久99精品久久久久宅男| 精品电影一区二区| 972aa.com艺术欧美| 亚洲国产综合在线| 26uuu色噜噜精品一区| 成人网在线播放| 亚洲一级电影视频| 欧美xxxxx裸体时装秀| 成人美女视频在线看| 亚洲高清不卡在线观看| 精品久久免费看| 欧美在线视频不卡| 久久66热偷产精品| 综合av第一页| 日韩一级片网站| 99精品视频一区二区三区| 日本在线播放一区二区三区| 国产日产精品1区| 欧美日韩国产影片| 不卡一卡二卡三乱码免费网站| 亚洲精选在线视频| 欧美tk—视频vk| 欧美三级在线看| www.色综合.com| 国产一区二区三区精品欧美日韩一区二区三区 | av资源网一区| 免费视频一区二区| 亚洲精品免费在线| 国产三级精品在线| 日韩一二在线观看| 91啪亚洲精品| 国产美女久久久久| 三级在线观看一区二区 | 久久久久88色偷偷免费| 欧美日韩国产综合视频在线观看| 国产精品原创巨作av| 亚洲一区二区欧美日韩| 日韩精品专区在线影院观看| 欧美综合在线视频| 国产凹凸在线观看一区二区| 亚洲黄色小视频| xf在线a精品一区二区视频网站| 色8久久人人97超碰香蕉987| 国产精品456露脸| 午夜日韩在线观看| 一区在线播放视频| 欧美喷潮久久久xxxxx| 97se亚洲国产综合在线| 国产精品一区二区果冻传媒| 亚洲成人免费电影| 亚洲人成网站精品片在线观看| 日韩一区二区电影在线| 91浏览器打开| 国产精品一区二区不卡| 热久久国产精品| 日韩成人午夜电影| 青青草97国产精品免费观看无弹窗版 | 色网站国产精品| 91网页版在线| 色呦呦日韩精品| 91福利在线观看| 在线观看不卡一区| 色视频欧美一区二区三区| 成人黄页在线观看| 国产在线精品一区二区不卡了| 精品一区二区免费视频| 蜜臀久久久久久久| 欧美96一区二区免费视频| 亚洲专区一二三| 亚洲一区自拍偷拍| 中文字幕一区二区日韩精品绯色| 精品国产乱码久久久久久免费| 9191久久久久久久久久久| 欧美综合久久久| 色成人在线视频| 欧美性三三影院| 6080国产精品一区二区| 在线成人高清不卡| 在线播放中文字幕一区| 精品国产露脸精彩对白| 欧美韩国日本一区| 伊人色综合久久天天人手人婷| 一区二区三区四区av| 亚洲免费av高清| 亚洲成av人片在www色猫咪| 日韩在线一区二区三区| 久久99国产精品久久99| 精品一区二区三区免费毛片爱| 看电影不卡的网站| 国产自产2019最新不卡| 奇米色一区二区三区四区| 国产a久久麻豆| 99久久精品免费精品国产| 色婷婷精品久久二区二区蜜臂av| 欧美无人高清视频在线观看| 欧美日韩国产中文| 中文一区一区三区高中清不卡| 国产精品污污网站在线观看| 日韩毛片高清在线播放| 亚洲一二三四久久| 蜜桃久久久久久| 国产一区二区三区久久久| 91免费版在线| 欧美一区二区精品在线| 久久精品人人做| 一区二区三区四区中文字幕| 久久黄色级2电影| 国产伦精品一区二区三区视频青涩| 成人av在线播放网址| 欧美日韩精品一区视频| 日韩一区二区三免费高清| 亚洲欧洲精品天堂一级| 五月天激情综合| 风间由美性色一区二区三区| 在线观看成人小视频| 91精品国产综合久久福利 | 欧美一区二区三区在线观看| 337p粉嫩大胆噜噜噜噜噜91av | 欧美一级夜夜爽| 亚洲欧洲av在线| 国产精品白丝av| 欧美日高清视频| 国产精品色婷婷久久58| 免费观看日韩电影| 97se亚洲国产综合自在线不卡| xnxx国产精品| 亚洲第一二三四区| 成人美女在线视频| 欧美一二三区精品| 艳妇臀荡乳欲伦亚洲一区| 国产老妇另类xxxxx| 日韩一区二区在线免费观看| 亚洲综合区在线| 欧美在线播放高清精品| 亚洲精品成人在线| 丁香婷婷综合色啪| 日韩精品中文字幕一区二区三区 | 久久精品国产亚洲高清剧情介绍| 成人福利视频在线| 精品1区2区3区| 久久精品一区二区| 捆绑调教一区二区三区| 欧美三级日韩在线| 亚洲少妇最新在线视频| 99这里都是精品|