亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? DSP2812 SPI接口控制SD卡讀寫操作
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美成人video| 亚洲一区二区三区视频在线| 亚洲一区二区在线免费看| 极品销魂美女一区二区三区| 91色视频在线| 国产亚洲女人久久久久毛片| 日韩 欧美一区二区三区| eeuss鲁片一区二区三区在线看| 欧美日韩亚洲综合在线| 国产精品午夜在线| 久久国内精品视频| 日韩欧美成人激情| 青娱乐精品在线视频| 91久久精品一区二区| 国产精品久久久久永久免费观看| 日本免费新一区视频| 91久久线看在观草草青青| 国产精品乱码人人做人人爱| 国产一区在线精品| 日韩女优电影在线观看| 日本中文字幕一区二区视频| 欧美亚洲免费在线一区| 亚洲欧洲精品一区二区三区不卡| 国产乱淫av一区二区三区| 欧美一区二区免费视频| 日产精品久久久久久久性色| 欧美女孩性生活视频| 亚洲一区在线观看免费 | 国产精品一区二区久久不卡| 欧美一区三区二区| 看电视剧不卡顿的网站| 欧美大肚乱孕交hd孕妇| 日本aⅴ精品一区二区三区 | 北条麻妃国产九九精品视频| 国产亚洲成aⅴ人片在线观看| 国产老女人精品毛片久久| 亚洲精品一区在线观看| 国产精品18久久久| 中文字幕一区不卡| 91免费在线看| 亚洲成人动漫精品| 宅男噜噜噜66一区二区66| 五月天激情小说综合| 欧美一级日韩免费不卡| 精品一区二区免费| 国产日韩欧美亚洲| 91美女在线观看| 国产一区二区三区四区五区入口| 国产午夜精品美女毛片视频| 成人免费毛片aaaaa**| 综合久久综合久久| 欧美日韩大陆一区二区| 另类成人小视频在线| 国产欧美一区二区三区在线看蜜臀| 成人激情图片网| 亚洲亚洲人成综合网络| 在线播放中文一区| 国产精品一级在线| 亚洲精品乱码久久久久久黑人| 欧美片网站yy| 高清在线不卡av| 亚洲成人免费在线| 久久精品人人做人人综合| 色综合网色综合| 免费av成人在线| 中文字幕五月欧美| 日韩一区二区免费高清| 国产精品77777竹菊影视小说| 亚洲美女电影在线| 久久久久久久综合日本| 欧美体内she精高潮| 久久99国产精品麻豆| ㊣最新国产の精品bt伙计久久| 欧美日本乱大交xxxxx| 丁香啪啪综合成人亚洲小说 | 久久精品av麻豆的观看方式| 国产精品久久久久久久久久免费看 | 久久女同精品一区二区| 欧美视频你懂的| 国产成人av电影免费在线观看| 五月天视频一区| 中文字幕亚洲不卡| 国产亚洲制服色| 欧美一区二区网站| 在线观看免费一区| 99久久亚洲一区二区三区青草| 韩国精品久久久| 蜜桃av噜噜一区| 亚洲一区影音先锋| 亚洲蜜桃精久久久久久久| 国产午夜精品一区二区三区视频| 91精品国产综合久久蜜臀| 在线观看视频91| 99久免费精品视频在线观看| 狠狠色丁香久久婷婷综合_中| 午夜久久久久久| 亚洲黄色性网站| 成人免费在线视频观看| 中文字幕精品一区| 久久久久久久av麻豆果冻| 欧美电影免费提供在线观看| 欧美理论在线播放| 国产日韩综合av| 精品国产污污免费网站入口 | 奇米一区二区三区| 性做久久久久久| 一区二区日韩av| 亚洲一卡二卡三卡四卡五卡| 亚洲裸体xxx| 一区二区三区四区乱视频| 亚洲欧洲无码一区二区三区| 国产精品久久久久影院色老大| 久久婷婷久久一区二区三区| 欧美www视频| 精品电影一区二区| 国产午夜久久久久| 国产精品毛片大码女人| 国产精品美女久久久久aⅴ国产馆| 国产三级久久久| 中文字幕视频一区| 亚洲黄色录像片| 亚洲成人av在线电影| 日韩精品亚洲一区| 久99久精品视频免费观看| 久久爱另类一区二区小说| 国产成人av影院| 99久久99久久精品国产片果冻| 色综合天天性综合| 欧美体内she精高潮| 日韩视频免费直播| 国产欧美精品一区| 亚洲桃色在线一区| 首页亚洲欧美制服丝腿| 久草中文综合在线| 国产91丝袜在线播放0| 99国产精品久久久| 91精品国产综合久久精品| 精品成人免费观看| 国产精品美女一区二区三区| 一区二区三区在线视频免费| 五月婷婷另类国产| 激情综合色综合久久| av网站免费线看精品| 欧美巨大另类极品videosbest | 免费成人深夜小野草| 国产揄拍国内精品对白| 97精品视频在线观看自产线路二| 在线欧美日韩国产| 精品日韩一区二区三区免费视频| 欧美激情艳妇裸体舞| 亚洲国产精品久久久久婷婷884| 美腿丝袜亚洲一区| 99久久久国产精品| 日韩欧美在线网站| 自拍偷拍亚洲综合| 老色鬼精品视频在线观看播放| 粉嫩av一区二区三区在线播放| 欧美日韩激情一区| 久久成人免费日本黄色| 国产宾馆实践打屁股91| 欧美裸体bbwbbwbbw| 久久久蜜臀国产一区二区| 亚洲国产精品一区二区久久恐怖片| 精品一区二区国语对白| 一本久久精品一区二区| 久久久久久夜精品精品免费| 亚洲国产一二三| 成人91在线观看| 欧美大片一区二区| 一区二区三区自拍| 国产91富婆露脸刺激对白| 日韩一区二区三区免费看| 一区二区三区四区蜜桃| 国产.欧美.日韩| 2024国产精品| 日本不卡高清视频| 在线视频中文字幕一区二区| 国产三级精品在线| 国精产品一区一区三区mba视频 | 亚洲精品一区在线观看| 亚洲18色成人| 欧日韩精品视频| 一区在线播放视频| 成人综合日日夜夜| 国产日韩欧美亚洲| 国产成人av影院| 日本一区二区三区四区 | 欧美极品美女视频| 国产乱码精品一区二区三| 精品国产伦一区二区三区免费| 亚洲大片精品永久免费| 色就色 综合激情| 亚洲乱码国产乱码精品精98午夜 | caoporen国产精品视频| 久久久91精品国产一区二区三区| 另类综合日韩欧美亚洲| 日韩一区二区精品| 久久精品国产亚洲一区二区三区| 日韩小视频在线观看专区| 免费观看91视频大全|