亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TMS320F2812的can總線調試代碼,拷貝文件到myprojects路徑下便可以使用
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
99久久99久久免费精品蜜臀| 色婷婷精品大在线视频| 国产丶欧美丶日本不卡视频| 成人三级伦理片| 欧美精品久久99| 国产精品美女久久久久久久 | 依依成人精品视频| 视频一区二区欧美| 成人激情图片网| 日韩欧美在线一区二区三区| 亚洲色图在线看| 国产成人亚洲精品青草天美| 欧美午夜不卡视频| 亚洲国产电影在线观看| 蜜臀精品久久久久久蜜臀| 99免费精品在线观看| 欧美本精品男人aⅴ天堂| 亚洲成人免费在线| 色成年激情久久综合| 国产精品麻豆网站| 国产白丝精品91爽爽久久| 欧美精品xxxxbbbb| 亚洲国产精品一区二区久久| 97久久精品人人做人人爽50路| 久久精品一区二区三区不卡| 美女在线视频一区| 337p亚洲精品色噜噜狠狠| 亚洲国产sm捆绑调教视频 | 久久精品人人做人人综合| 天天做天天摸天天爽国产一区| 欧美系列日韩一区| 亚洲第四色夜色| 日韩欧美一二区| 国产精品996| 国产精品久久综合| 色综合色狠狠综合色| 亚洲图片欧美一区| 欧美一区二区三区在线视频| 日韩精品在线一区| 国产精品国产三级国产aⅴ原创| 在线免费精品视频| 成人美女视频在线观看18| 免费高清视频精品| 亚洲国产成人porn| 久久先锋影音av| 一本一道久久a久久精品综合蜜臀| 中文字幕一区不卡| 欧美日本韩国一区二区三区视频| 午夜av电影一区| 日韩欧美中文一区二区| 精彩视频一区二区三区| 国产精品美女久久久久久久久久久 | 久久91精品久久久久久秒播| 久久精品欧美日韩| 欧美三级日韩三级国产三级| 国产一区二区精品久久91| 欧美精品久久99久久在免费线| 国内精品久久久久影院一蜜桃| 中文字幕一区av| 久久综合999| 精品视频在线免费| 盗摄精品av一区二区三区| 一区二区三区精密机械公司| 精品国产伦一区二区三区免费| 99久久久久免费精品国产| 青草av.久久免费一区| 亚洲人精品午夜| 中文字幕二三区不卡| 国产亚洲精品资源在线26u| av激情亚洲男人天堂| 国产酒店精品激情| 视频在线观看91| 亚洲人精品一区| 亚洲视频在线观看一区| 久久久www免费人成精品| 欧美一区二区三区免费| 久久精品夜色噜噜亚洲a∨| 2024国产精品| 国产精品久久久久久久久久久免费看| 欧美激情综合五月色丁香小说| 中文字幕亚洲区| 亚洲v中文字幕| 亚洲综合成人在线| 一区二区三区免费观看| 亚洲黄色性网站| 亚瑟在线精品视频| 老司机精品视频一区二区三区| 免费观看在线综合色| 国产精品99久久久久久宅男| av在线综合网| 欧美日韩精品一区二区三区四区 | 久久久久久久久岛国免费| 国产精品国产三级国产普通话三级 | 亚洲国产一区二区视频| 男人的天堂久久精品| 懂色av一区二区在线播放| 91福利在线导航| 久久综合色播五月| 亚洲素人一区二区| 久久国产日韩欧美精品| 91网站在线观看视频| 欧美一区二区三区影视| 中文字幕亚洲视频| 国内精品伊人久久久久影院对白| 成人免费视频视频| 911国产精品| 自拍偷拍国产亚洲| 国产一区二区精品久久| 色婷婷综合久久久久中文一区二区| 精品精品国产高清a毛片牛牛 | 日本电影欧美片| 亚洲欧美日韩综合aⅴ视频| 激情欧美一区二区| 日韩视频免费直播| 亚洲午夜羞羞片| 在线中文字幕不卡| 亚洲欧美欧美一区二区三区| 大白屁股一区二区视频| 亚洲精品一区二区在线观看| 日韩国产在线观看一区| 欧美三日本三级三级在线播放| 国产精品午夜在线| 国产大陆精品国产| 国产精品欧美综合在线| 国产不卡视频在线播放| 久久久久国产精品免费免费搜索| 国产精品99久久久久久宅男| 精品播放一区二区| 狠狠色狠狠色综合| 欧美一级黄色片| 九九精品一区二区| 久久久久久久国产精品影院| 成人晚上爱看视频| 亚洲色图制服丝袜| 欧美日韩亚洲国产综合| 蜜臀久久久久久久| 国产欧美一区二区三区在线看蜜臀| 国产麻豆精品一区二区| 国产精品久久久久久久久果冻传媒 | 老司机精品视频导航| 26uuu色噜噜精品一区二区| 精品一区二区精品| 国产精品视频免费看| 91视频一区二区三区| 岛国av在线一区| 久久久久国产精品免费免费搜索| 国产高清不卡二三区| 亚洲一区二区三区视频在线播放 | 亚洲欧洲成人精品av97| 91成人在线精品| 久久99久久99| 亚洲精品你懂的| 欧美国产在线观看| 欧美一区二区三区免费观看视频| 成人性生交大片免费看视频在线 | 欧美三级日韩三级| 成人av在线影院| 奇米四色…亚洲| 亚洲午夜久久久久久久久电影网 | 99精品欧美一区二区三区小说| 免费的成人av| 亚洲一区中文日韩| 中文字幕一区二区三| 精品国产一区二区三区久久影院 | 亚洲欧美日韩中文字幕一区二区三区 | 国产精品美女一区二区三区| 制服丝袜激情欧洲亚洲| 成人av资源在线观看| 成人永久aaa| av一区二区三区在线| 国产91精品露脸国语对白| 久久草av在线| 久久成人免费网| 国产一区二区三区四| 国产福利一区二区三区视频在线| 国内成+人亚洲+欧美+综合在线| 日本欧美加勒比视频| 九九在线精品视频| 丁香激情综合国产| 一本色道久久综合亚洲aⅴ蜜桃 | 久久综合五月天婷婷伊人| 久久品道一品道久久精品| 日韩视频免费观看高清完整版| 3d动漫精品啪啪一区二区竹菊| 欧美一区二区视频在线观看2022| 日韩欧美另类在线| 国产亚洲欧美色| 亚洲精品久久7777| 三级亚洲高清视频| 国产成人激情av| 欧美日韩午夜在线| 精品人伦一区二区色婷婷| 久久精品亚洲乱码伦伦中文| 亚洲视频一区二区免费在线观看| 一区二区三区在线免费播放| 婷婷丁香激情综合| 成人黄页在线观看| 日韩一卡二卡三卡四卡| 亚洲婷婷在线视频| 国产麻豆精品视频|