亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TMS320F2812的I/O調(diào)試代碼,拷貝到ti/myprojects就可以使用
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
蜜桃视频第一区免费观看| 亚洲综合在线免费观看| 中文字幕第一区综合| 一区二区三区波多野结衣在线观看 | 午夜影视日本亚洲欧洲精品| 中文字幕不卡在线播放| 午夜欧美大尺度福利影院在线看| av网站免费线看精品| 国产日产亚洲精品系列| 欧美亚洲日本国产| 久久66热re国产| 亚洲美女视频在线| 亚洲成人av中文| 一区二区三区.www| 激情欧美一区二区三区在线观看| 色综合天天综合色综合av| **欧美大码日韩| aaa亚洲精品| 一区二区三区在线看| 99精品久久只有精品| 亚洲三级视频在线观看| 99精品视频在线观看| 青娱乐精品视频| 成人aaaa免费全部观看| 三级欧美韩日大片在线看| 亚洲免费观看在线观看| 中文子幕无线码一区tr| 日韩一区二区三区视频在线| 91久久线看在观草草青青| 国产99精品国产| 国模娜娜一区二区三区| 日本在线不卡一区| 亚洲丝袜自拍清纯另类| 国产女同互慰高潮91漫画| 日韩丝袜情趣美女图片| 欧美一级久久久| 91精品国产综合久久久久久久久久| 一道本成人在线| 色综合久久中文综合久久97| 91蜜桃在线观看| av网站免费线看精品| 成人av高清在线| www.色精品| 成人爱爱电影网址| a亚洲天堂av| 99精品一区二区| 99久久伊人网影院| 99精品久久只有精品| 色综合天天综合色综合av| 在线免费一区三区| 精品视频一区二区三区免费| 91麻豆免费视频| 在线免费观看日本欧美| 欧美日韩一本到| 欧美一区二区三区男人的天堂| 欧美日韩国产精品成人| 欧美一区二区三区影视| 日韩一区二区电影网| 91精品国产欧美日韩| 91精品国产综合久久精品图片| 日韩视频在线永久播放| 久久久久久麻豆| 亚洲国产电影在线观看| 亚洲精品欧美专区| 肉肉av福利一精品导航| 精品一区二区三区不卡| 成人久久久精品乱码一区二区三区 | 激情综合色播五月| 国产美女在线精品| 91麻豆国产在线观看| 欧美怡红院视频| 51久久夜色精品国产麻豆| 精品国产露脸精彩对白| 亚洲特黄一级片| 免费观看日韩av| 成人一区二区三区| 欧美三级中文字幕在线观看| 欧美电影精品一区二区| 国产精品视频观看| 亚洲永久免费av| 韩国在线一区二区| 色八戒一区二区三区| 精品国产一区二区三区久久影院| 国产精品你懂的| 丝袜脚交一区二区| 99久久综合国产精品| 欧美一区二区成人| 成人欧美一区二区三区视频网页| 亚洲国产一二三| 国产成人精品www牛牛影视| 91国产成人在线| 精品国产亚洲在线| 日本一区二区成人在线| 午夜精品福利视频网站| 大胆欧美人体老妇| 欧美成人精品福利| 亚洲国产精品久久人人爱蜜臀| 国内精品伊人久久久久av一坑| 日本韩国精品在线| 欧美韩国日本不卡| 免费观看久久久4p| 在线观看日韩av先锋影音电影院| 久久综合九色综合欧美就去吻| ...av二区三区久久精品| 国产一区二区三区日韩| 欧美日韩成人综合在线一区二区| 国产精品青草久久| 激情久久五月天| 欧美精品自拍偷拍| 亚洲女人****多毛耸耸8| 国产精品1区2区| 日韩欧美国产一区二区三区| 亚洲风情在线资源站| 97aⅴ精品视频一二三区| 久久九九久精品国产免费直播| 天天影视网天天综合色在线播放| 91一区在线观看| 中文成人综合网| 精品一区二区三区不卡| 日韩一级免费观看| 亚洲成人一二三| 色婷婷综合久久久久中文| 欧美国产日韩亚洲一区| 国产真实乱子伦精品视频| 欧美一区二区成人6969| 日韩福利视频导航| 337p亚洲精品色噜噜噜| 亚洲国产成人porn| 欧美日韩亚洲另类| 亚洲国产综合人成综合网站| 在线观看视频一区| 亚洲观看高清完整版在线观看 | 99r精品视频| 中文字幕一区二区三| 成人成人成人在线视频| 中文字幕在线观看一区| av不卡免费电影| 亚洲男同性恋视频| 在线观看国产91| 亚洲国产视频直播| 欧美日韩黄色影视| 日韩高清一区二区| 精品国产一区二区三区不卡| 国产乱淫av一区二区三区 | 欧美一区二区三区四区五区 | 日韩精品久久久久久| 制服丝袜av成人在线看| 日韩国产在线一| 欧美大度的电影原声| 国产精品亚洲成人| 国产精品国产三级国产三级人妇 | 91成人网在线| 水野朝阳av一区二区三区| 欧美精选一区二区| 久草在线在线精品观看| 久久综合久久久久88| 波多野结衣欧美| 亚洲免费观看高清在线观看| 欧美视频一二三区| 九九九久久久精品| 国产欧美精品一区二区三区四区| www.66久久| 亚洲一级不卡视频| 欧美精品一区视频| 91视视频在线直接观看在线看网页在线看| 亚洲欧美一区二区三区国产精品| 欧美日韩不卡视频| 久久国产日韩欧美精品| 国产精品美女久久久久久久久| 在线观看亚洲专区| 精品一区二区免费| 亚洲人成网站在线| 日韩欧美激情四射| 91在线播放网址| 久久精品国产澳门| 亚洲美女屁股眼交3| 欧美岛国在线观看| 91蝌蚪porny成人天涯| 麻豆视频观看网址久久| 国产日韩欧美制服另类| 欧美熟乱第一页| 国模少妇一区二区三区| 亚洲美女免费在线| 久久久综合九色合综国产精品| 91视频在线观看| 狠狠色丁香婷婷综合| 亚洲午夜av在线| 欧美国产日韩精品免费观看| 欧美精品乱人伦久久久久久| 国产成人av一区二区三区在线 | 色爱区综合激月婷婷| 狠狠色综合色综合网络| 亚洲激情成人在线| 久久老女人爱爱| 欧美精品在线观看一区二区| 不卡av在线网| 精品一二线国产| 午夜激情一区二区| 伊人色综合久久天天| 国产精品三级久久久久三级|