亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91sam7x256_spi.h

?? AT91SAM7X系ARM系統開發功能測試程序,如果你著手用AT91SAM來進行系統開發,這是確實是個很好的資料,有了他,會助你一臂之力.本源碼是ADS1.2下的源碼,用于TWI兩線串口功能測試
?? H
字號:
/* linux/include/asm-arm/arch-at91sam7x256/at91sam7x256_spi.h
 * 
 * Hardware definition for the spi peripheral in the ATMEL at91sam7x256 processor
 * 
 * Generated  11/02/2005 (15:17:30) AT91 SW Application Group from SPI_6088D V1.3
 * 
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 * 
 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
 * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
 * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 * 
 * You should have received a copy of the  GNU General Public License along
 * with this program; if not, write  to the Free Software Foundation, Inc.,
 * 675 Mass Ave, Cambridge, MA 02139, USA.
 */


#ifndef __AT91SAM7X256_SPI_H
#define __AT91SAM7X256_SPI_H

/* -------------------------------------------------------- */
/* SPI ID definitions for  AT91SAM7X256           */
/* -------------------------------------------------------- */
#ifndef AT91C_ID_SPI0
#define AT91C_ID_SPI0  	 4 /**< Serial Peripheral Interface 0 id */
#endif /* AT91C_ID_SPI0 */
#ifndef AT91C_ID_SPI1
#define AT91C_ID_SPI1  	 5 /**< Serial Peripheral Interface 1 id */
#endif /* AT91C_ID_SPI1 */

/* -------------------------------------------------------- */
/* SPI Base Address definitions for  AT91SAM7X256   */
/* -------------------------------------------------------- */
#define AT91C_BASE_SPI1      	0xFFFE4000 /**< SPI1 base address */
#define AT91C_BASE_SPI0      	0xFFFE0000 /**< SPI0 base address */

/* -------------------------------------------------------- */
/* PIO definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
#define AT91C_PA16_SPI0_MISO 	(1 << 16) /**< SPI 0 Master In Slave */
#define AT91C_PA17_SPI0_MOSI 	(1 << 17) /**< SPI 0 Master Out Slave */
#define AT91C_PA12_SPI0_NPCS0 	(1 << 12) /**< SPI 0 Peripheral Chip Select 0 */
#define AT91C_PB13_SPI0_NPCS1 	(1 << 13) /**< SPI 0 Peripheral Chip Select 1 */
#define AT91C_PA14_SPI0_NPCS2 	(1 << 14) /**< SPI 0 Peripheral Chip Select 2 */
#define AT91C_PB17_SPI0_NPCS3 	(1 << 17) /**< SPI 0 Peripheral Chip Select 3 */
#define AT91C_PA18_SPI0_SPCK 	(1 << 18) /**< SPI 0 Serial Clock */

#define AT91C_PA24_SPI1_MISO 	(1 << 24) /**< SPI 1 Master In Slave */
#define AT91C_PA23_SPI1_MOSI 	(1 << 23) /**< SPI 1 Master Out Slave */
#define AT91C_PA21_SPI1_NPCS0 	(1 << 21) /**< SPI 1 Peripheral Chip Select 0 */
#define AT91C_PA2_SPI1_NPCS1 	(1 << 2) /**< SPI 1 Peripheral Chip Select 1 */
#define AT91C_PA26_SPI1_NPCS2 	(1 << 26) /**< SPI 1 Peripheral Chip Select 2 */
#define AT91C_PB16_SPI1_NPCS3 	(1 << 16) /**< SPI 1 Peripheral Chip Select 3 */
#define AT91C_PA22_SPI1_SPCK 	(1 << 22) /**< SPI 1 Serial Clock */


/* -------------------------------------------------------- */
/* Register offset definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
#define SPI_CR 	(0x0000) 	/**< Control Register */
#define SPI_MR 	(0x0004) 	/**< Mode Register */
#define SPI_RDR 	(0x0008) 	/**< Receive Data Register */
#define SPI_TDR 	(0x000C) 	/**< Transmit Data Register */
#define SPI_SR 	(0x0010) 	/**< Status Register */
#define SPI_IER 	(0x0014) 	/**< Interrupt Enable Register */
#define SPI_IDR 	(0x0018) 	/**< Interrupt Disable Register */
#define SPI_IMR 	(0x001C) 	/**< Interrupt Mask Register */
#define SPI_CSR 	(0x0030) 	/**< Chip Select Register */
#define SPI_RPR 	(0x0100) 	/**< Receive Pointer Register */
#define SPI_RCR 	(0x0104) 	/**< Receive Counter Register */
#define SPI_TPR 	(0x0108) 	/**< Transmit Pointer Register */
#define SPI_TCR 	(0x010C) 	/**< Transmit Counter Register */
#define SPI_RNPR 	(0x0110) 	/**< Receive Next Pointer Register */
#define SPI_RNCR 	(0x0114) 	/**< Receive Next Counter Register */
#define SPI_TNPR 	(0x0118) 	/**< Transmit Next Pointer Register */
#define SPI_TNCR 	(0x011C) 	/**< Transmit Next Counter Register */
#define SPI_PTCR 	(0x0120) 	/**< PDC Transfer Control Register */
#define SPI_PTSR 	(0x0124) 	/**< PDC Transfer Status Register */

/* -------------------------------------------------------- */
/* Bitfields definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
/* --- Register SPI_CR */
#define AT91C_SPI_SPIEN       (0x1 << 0 ) /**< (SPI) SPI Enable */
#define AT91C_SPI_SPIDIS      (0x1 << 1 ) /**< (SPI) SPI Disable */
#define AT91C_SPI_SWRST       (0x1 << 7 ) /**< (SPI) SPI Software reset */
#define AT91C_SPI_LASTXFER    (0x1 << 24) /**< (SPI) SPI Last Transfer */
/* --- Register SPI_MR */
#define AT91C_SPI_MSTR        (0x1 << 0 ) /**< (SPI) Master/Slave Mode */
#define AT91C_SPI_PS          (0x1 << 1 ) /**< (SPI) Peripheral Select */
#define 	AT91C_SPI_PS_FIXED                (0x0 <<  1) /**< (SPI) Fixed Peripheral Select */
#define 	AT91C_SPI_PS_VARIABLE             (0x1 <<  1) /**< (SPI) Variable Peripheral Select */
#define AT91C_SPI_PCSDEC      (0x1 << 2 ) /**< (SPI) Chip Select Decode */
#define AT91C_SPI_FDIV        (0x1 << 3 ) /**< (SPI) Clock Selection */
#define AT91C_SPI_MODFDIS     (0x1 << 4 ) /**< (SPI) Mode Fault Detection */
#define AT91C_SPI_LLB         (0x1 << 7 ) /**< (SPI) Clock Selection */
#define AT91C_SPI_PCS         (0xF << 16) /**< (SPI) Peripheral Chip Select */
#define AT91C_SPI_DLYBCS      (0xFF << 24) /**< (SPI) Delay Between Chip Selects */
/* --- Register SPI_RDR */
#define AT91C_SPI_RD          (0xFFFF << 0 ) /**< (SPI) Receive Data */
#define AT91C_SPI_RPCS        (0xF << 16) /**< (SPI) Peripheral Chip Select Status */
/* --- Register SPI_TDR */
#define AT91C_SPI_TD          (0xFFFF << 0 ) /**< (SPI) Transmit Data */
#define AT91C_SPI_TPCS        (0xF << 16) /**< (SPI) Peripheral Chip Select Status */
#define AT91C_SPI_LASTXFER    (0x1 << 24) /**< (SPI) SPI Last Transfer */
/* --- Register SPI_SR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
#define AT91C_SPI_SPIENS      (0x1 << 16) /**< (SPI) Enable Status */
/* --- Register SPI_IER */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_IDR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_IMR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_CSR */
#define AT91C_SPI_CPOL        (0x1 << 0 ) /**< (SPI) Clock Polarity */
#define AT91C_SPI_NCPHA       (0x1 << 1 ) /**< (SPI) Clock Phase */
#define AT91C_SPI_CSAAT       (0x1 << 3 ) /**< (SPI) Chip Select Active After Transfer */
#define AT91C_SPI_BITS        (0xF << 4 ) /**< (SPI) Bits Per Transfer */
#define 	AT91C_SPI_BITS_8                    (0x0 <<  4) /**< (SPI) 8 Bits Per transfer */
#define 	AT91C_SPI_BITS_9                    (0x1 <<  4) /**< (SPI) 9 Bits Per transfer */
#define 	AT91C_SPI_BITS_10                   (0x2 <<  4) /**< (SPI) 10 Bits Per transfer */
#define 	AT91C_SPI_BITS_11                   (0x3 <<  4) /**< (SPI) 11 Bits Per transfer */
#define 	AT91C_SPI_BITS_12                   (0x4 <<  4) /**< (SPI) 12 Bits Per transfer */
#define 	AT91C_SPI_BITS_13                   (0x5 <<  4) /**< (SPI) 13 Bits Per transfer */
#define 	AT91C_SPI_BITS_14                   (0x6 <<  4) /**< (SPI) 14 Bits Per transfer */
#define 	AT91C_SPI_BITS_15                   (0x7 <<  4) /**< (SPI) 15 Bits Per transfer */
#define 	AT91C_SPI_BITS_16                   (0x8 <<  4) /**< (SPI) 16 Bits Per transfer */
#define AT91C_SPI_SCBR        (0xFF << 8 ) /**< (SPI) Serial Clock Baud Rate */
#define AT91C_SPI_DLYBS       (0xFF << 16) /**< (SPI) Delay Before SPCK */
#define AT91C_SPI_DLYBCT      (0xFF << 24) /**< (SPI) Delay Between Consecutive Transfers */

#endif /* __AT91SAM7X256_SPI_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲成人av在线电影| 亚洲欧美综合另类在线卡通| 制服丝袜亚洲色图| 精品国产1区二区| 成人免费小视频| av在线不卡网| 91精品国产91久久综合桃花| 国产精品国产自产拍高清av王其| 轻轻草成人在线| 成人久久视频在线观看| 51久久夜色精品国产麻豆| 亚洲va韩国va欧美va精品| 7777精品伊人久久久大香线蕉超级流畅 | 日韩天堂在线观看| 一区精品在线播放| 欧美影视一区二区三区| 久久久午夜电影| 亚洲午夜久久久久| jlzzjlzz亚洲女人18| 一区二区三区毛片| 粉嫩蜜臀av国产精品网站| 日韩精品自拍偷拍| 午夜欧美在线一二页| 在线观看91精品国产入口| 国产日韩欧美综合在线| 免费在线看成人av| 国产日韩欧美电影| 欧美三级中文字幕在线观看| 中文字幕制服丝袜一区二区三区| 欧美综合一区二区三区| 开心九九激情九九欧美日韩精美视频电影 | 欧美精品日韩一区| 亚洲一本大道在线| 精品黑人一区二区三区久久| 99久久夜色精品国产网站| 欧美国产激情二区三区| 国产在线视频不卡二| 日韩三级精品电影久久久| 波波电影院一区二区三区| 亚洲成人综合视频| 国产免费观看久久| 69久久夜色精品国产69蝌蚪网| 国产酒店精品激情| 久久精品网站免费观看| 成人免费视频视频在线观看免费| 亚洲chinese男男1069| 中文欧美字幕免费| 成人免费高清在线观看| 日韩国产高清影视| 337p日本欧洲亚洲大胆色噜噜| 国产在线精品一区二区三区不卡| 久久婷婷成人综合色| 欧美性极品少妇| 不卡一区在线观看| 一区二区免费看| 中文字幕va一区二区三区| 日韩美一区二区三区| 欧美日韩在线三级| 99久久久无码国产精品| 国产一区二区导航在线播放| 婷婷成人激情在线网| 亚洲免费av在线| 91精品国产综合久久福利软件 | 日韩国产高清在线| 亚洲综合在线观看视频| 色哟哟亚洲精品| 亚洲mv在线观看| 男女性色大片免费观看一区二区| 亚洲人成伊人成综合网小说| 久久久www免费人成精品| 日韩网站在线看片你懂的| 欧美日韩一区视频| 在线视频一区二区三| 色综合久久久久久久久| 97超碰欧美中文字幕| 成人手机电影网| www.亚洲精品| 国产精品白丝av| 国产剧情一区在线| 国产一区二区三区四| 精品一区二区日韩| 亚洲三级在线播放| 日韩免费高清电影| 精品国产sm最大网站免费看| 日韩一级成人av| 日韩三级中文字幕| 日韩免费在线观看| 精品999久久久| 2024国产精品视频| 久久精品视频免费| 国产精品无圣光一区二区| 日本一区二区在线不卡| 中文字幕在线观看不卡| 亚洲精品高清视频在线观看| 精品免费一区二区三区| 在线免费观看不卡av| 欧美体内she精视频| 欧美伦理视频网站| 精品久久人人做人人爰| 久久久久99精品国产片| 国产精品久久久久婷婷| 亚洲黄色片在线观看| 日韩精品91亚洲二区在线观看| 亚洲视频资源在线| 亚洲夂夂婷婷色拍ww47| 日本亚洲视频在线| 国产麻豆成人精品| 色哟哟欧美精品| 欧美日韩国产综合久久| 色欧美88888久久久久久影院| 欧美日韩国产首页| 精品动漫一区二区三区在线观看| 中文字幕欧美国产| 亚洲第一搞黄网站| 国产精品一区二区在线看| 色综合天天综合狠狠| 不卡在线视频中文字幕| 欧美日韩精品一区二区三区| 精品国产一区二区在线观看| 亚洲欧美综合在线精品| 蜜桃一区二区三区在线| 日本欧美一区二区在线观看| 国产高清不卡一区| 丁香婷婷深情五月亚洲| 欧美三级电影在线观看| 久久久久久久性| 亚洲国产综合在线| 欧美一区二区三区性视频| 欧美激情一区二区三区不卡| 亚洲国产美女搞黄色| 国产成人久久精品77777最新版本| 欧美性色综合网| 国产精品视频yy9299一区| 日产欧产美韩系列久久99| www.99精品| 久久这里都是精品| 亚洲成年人网站在线观看| 成人免费毛片app| 91精品国产免费久久综合| 综合自拍亚洲综合图不卡区| 精品亚洲国内自在自线福利| 欧美日韩视频专区在线播放| 国产精品国产自产拍在线| 九九精品视频在线看| 欧美日韩国产首页在线观看| 亚洲欧洲美洲综合色网| 国产精品综合一区二区| 日韩亚洲欧美在线观看| 亚洲精品久久7777| 99久久久精品| 亚洲国产精品ⅴa在线观看| 久久精品免费看| 欧美日韩二区三区| 亚洲精品久久嫩草网站秘色| 成人免费精品视频| 2023国产精品| 免费看日韩精品| 欧美老年两性高潮| 亚洲一区二区三区在线播放| 不卡av免费在线观看| 国产欧美日韩精品在线| 黄一区二区三区| 日韩免费视频一区| 91在线高清观看| 欧美日本精品一区二区三区| 一区二区在线观看免费 | 五月天久久比比资源色| av在线不卡观看免费观看| 国产欧美一区二区三区沐欲| 国产呦萝稀缺另类资源| 日韩欧美激情在线| 久久精品国产亚洲5555| 日韩欧美自拍偷拍| 精品在线一区二区三区| 精品国产乱码久久久久久影片| 美国欧美日韩国产在线播放| 欧美一区二区久久久| 免费成人美女在线观看| 日韩精品一区二区在线| 激情丁香综合五月| 国产午夜精品久久久久久免费视| 国产在线视频不卡二| 国产欧美一区二区精品久导航| 国产成人免费在线观看不卡| 中文在线免费一区三区高中清不卡| 成人性色生活片| 亚洲天堂福利av| 欧美三级视频在线观看| 日韩精彩视频在线观看| 精品免费国产二区三区 | 久久久精品日韩欧美| 丁香天五香天堂综合| 亚洲男同1069视频| 欧美日韩国产另类一区| 美女视频一区在线观看| 国产日韩欧美激情| 色综合激情久久| 五月激情综合婷婷| 久久夜色精品国产噜噜av| 99久久精品国产毛片|