亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? qam.fit.talkback.xml

?? 實現QAM調制功能和QAM解調功能的代碼.
?? XML
?? 第 1 頁 / 共 2 頁
字號:

<!--
This XML file (created on Sun Jun 15 09:18:32 2008) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature.  To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder.  For more information, go
to license.txt.
-->
<talkback>
<ver>6.0</ver>
<schema>quartus_version_6.0_build_178.xsd</schema>
<license>
	<host_id>001b387d5bdc</host_id>
	<nic_id>001b77ced793</nic_id>
	<cdrive_id>2a1d0905</cdrive_id>
</license>
<tool>
	<name>Quartus II</name>
	<version>6.0</version>
	<build>Build 178</build>
	<binary_type>32</binary_type>
	<module>quartus_fit</module>
	<edition>Full Version</edition>
	<eval>Licensed</eval>
	<compilation_end_time>Sun Jun 15 09:18:33 2008</compilation_end_time>
</tool>
<machine>
	<os>Windows XP</os>
	<cpu>
		<proc_count>1</proc_count>
		<cpu_freq units="MHz">1662</cpu_freq>
	</cpu>
	<ram units="MB">504</ram>
</machine>
<project>D:/楊淼的畢業設計/bs/QAM</project>
<revision>QAM</revision>
<compilation_summary>
	<flow_status>Successful - Sun Jun 15 09:18:32 2008</flow_status>
	<quartus_ii_version>6.0 Build 178 04/27/2006 SJ Full Version</quartus_ii_version>
	<revision_name>QAM</revision_name>
	<top_level_entity_name>QAM</top_level_entity_name>
	<family>Cyclone II</family>
	<met_timing_requirements>N/A</met_timing_requirements>
	<total_logic_elements>128 / 4,608 ( 3 % )</total_logic_elements>
	<total_registers>33</total_registers>
	<total_pins>11 / 89 ( 12 % )</total_pins>
	<total_virtual_pins>0</total_virtual_pins>
	<total_memory_bits>0 / 119,808 ( 0 % )</total_memory_bits>
	<embedded_multiplier_9_bit_elements>0 / 26 ( 0 % )</embedded_multiplier_9_bit_elements>
	<total_plls>0 / 2 ( 0 % )</total_plls>
	<device>EP2C5T144C6</device>
	<timing_models>Final</timing_models>
</compilation_summary>
<resource_usage_summary>
	<rsc name="Total logic elements" util="3" max=" 4608 " type="int">128 </rsc>
	<rsc name="-- Combinational with no register" type="int">95</rsc>
	<rsc name="-- Register only" type="int">22</rsc>
	<rsc name="-- Combinational with a register" type="int">11</rsc>
	<rsc name="Logic element usage by number of LUT inputs" type="text"></rsc>
	<rsc name="-- 4 input functions" type="int">27</rsc>
	<rsc name="-- 3 input functions" type="int">63</rsc>
	<rsc name="-- &lt;=2 input functions" type="int">16</rsc>
	<rsc name="-- Register only" type="int">22</rsc>
	<rsc name="Logic elements by mode" type="text"></rsc>
	<rsc name="-- normal mode" type="int">57</rsc>
	<rsc name="-- arithmetic mode" type="int">49</rsc>
	<rsc name="Total registers" util="1" max=" 4608 " type="int">33 </rsc>
	<rsc name="Total LABs" util="4" max=" 288 " type="int">12 </rsc>
	<rsc name="User inserted logic elements" type="int">0</rsc>
	<rsc name="Virtual pins" type="int">0</rsc>
	<rsc name="I/O pins" util="12" max=" 89 " type="int">11 </rsc>
	<rsc name="-- Clock pins" util="25" max=" 4 " type="int">1 </rsc>
	<rsc name="Global signals" type="int">3</rsc>
	<rsc name="M4Ks" util="0" max=" 26 " type="int">0 </rsc>
	<rsc name="Total memory bits" util="0" max=" 119808 " type="int">0 </rsc>
	<rsc name="Total RAM block bits" util="0" max=" 119808 " type="int">0 </rsc>
	<rsc name="Embedded Multiplier 9-bit elements" util="0" max=" 26 " type="int">0 </rsc>
	<rsc name="PLLs" util="0" max=" 2 " type="int">0 </rsc>
	<rsc name="Global clocks" util="38" max=" 8 " type="int">3 </rsc>
	<rsc name="Maximum fan-out node" type="text">compose:inst5|cnt_4:inst1|count[2]</rsc>
	<rsc name="Maximum fan-out" type="int">39</rsc>
	<rsc name="Highest non-global fan-out signal" type="text">compose:inst5|cnt_4:inst1|count[2]</rsc>
	<rsc name="Highest non-global fan-out" type="int">39</rsc>
	<rsc name="Total fan-out" type="int">418</rsc>
	<rsc name="Average fan-out" type="float">2.35</rsc>
</resource_usage_summary>
<control_signals>
	<row>
		<name>74393:inst10|9</name>
		<location>LCFF_X27_Y7_N3</location>
		<fan_out>2</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>DIV_CLK_2:inst15|clk_out</name>
		<location>LCFF_X1_Y11_N13</location>
		<fan_out>4</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK0</global_line_name>
	</row>
	<row>
		<name>74393:inst10|28</name>
		<location>LCFF_X27_Y7_N7</location>
		<fan_out>23</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK5</global_line_name>
	</row>
	<row>
		<name>CNT_CLK</name>
		<location>PIN_17</location>
		<fan_out>5</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK2</global_line_name>
	</row>
</control_signals>
<non_global_high_fan_out_signals>
	<row>
		<name>M_GENERAToR:inst|bit[22]</name>
		<fan_out>2</fan_out>
	</row>
	<row>
		<name>74393:inst10|28</name>
		<fan_out>2</fan_out>
	</row>
	<row>
		<name>compose:inst5|cnt_4:inst1|count[3]</name>
		<fan_out>38</fan_out>
	</row>
	<row>
		<name>compose:inst5|cnt_4:inst1|count[1]</name>
		<fan_out>30</fan_out>
	</row>
	<row>
		<name>compose:inst5|cnt_4:inst1|count[2]</name>
		<fan_out>39</fan_out>
	</row>
	<row>
		<name>compose:inst5|cnt_4:inst1|count[0]</name>
		<fan_out>35</fan_out>
	</row>
	<row>
		<name>compose:inst5|sin3:inst34|Q1~118</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>compose:inst5|add:inst43|op_6~96</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>compose:inst5|add:inst43|op_6~97</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>compose:inst5|add:inst43|op_6~98</name>
		<fan_out>1</fan_out>
	</row>
</non_global_high_fan_out_signals>
<interconnect_usage_summary>
	<rsc name="Local interconnects" util="1" max=" 4608 " type="int">53 </rsc>
	<rsc name="Block interconnects" util="1" max=" 15666 " type="int">95 </rsc>
	<rsc name="R4 interconnects" util="1" max=" 13328 " type="int">44 </rsc>
	<rsc name="R24 interconnects" util="0" max=" 652 " type="int">0 </rsc>
	<rsc name="C4 interconnects" util="1" max=" 11424 " type="int">58 </rsc>
	<rsc name="C16 interconnects" util="0" max=" 812 " type="int">0 </rsc>
	<rsc name="Global clocks" util="38" max=" 8 " type="int">3 </rsc>
	<rsc name="Direct links" util="1" max=" 15666 " type="int">32 </rsc>
</interconnect_usage_summary>
<mep_data>
	<command_line>quartus_fit --read_settings_files=off --write_settings_files=off QAM -c QAM</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<fitter_settings>
	<row>
		<option>Device</option>
		<setting>AUTO</setting>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Router Timing Optimization Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Placement Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Router Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Optimize Hold Timing</option>
		<setting>IO Paths and Minimum TPD Paths</setting>
		<default_value>IO Paths and Minimum TPD Paths</default_value>
	</row>
	<row>
		<option>Optimize Fast-Corner Timing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>PowerPlay Power Optimization</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize Timing</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize IOC Register Placement for Timing</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit to One Fitting Attempt</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Final Placement Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Aggressive Routability Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Initial Placement Seed</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>PCI I/O</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Weak Pull-Up Resistor</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Enable Bus-Hold Circuitry</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Memory Control Signals</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Packed Registers -- Stratix II/Cyclone II</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Delay Chains</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Merge PLLs</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Ignore PLL Mode When Merging PLLs</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Fitter Effort</option>
		<setting>Auto Fit</setting>
		<default_value>Auto Fit</default_value>
	</row>
	<row>
		<option>Physical Synthesis Effort Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Auto Global Clock</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Global Register Control Signals</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Always Enable Input Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
</fitter_settings>
<fitter_device_options>
	<row>
		<option>Enable user-supplied start-up clock (CLKUSR)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide reset (DEV_CLRn)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide output enable (DEV_OE)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable INIT_DONE output</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Configuration scheme</option>
		<setting>Active Serial</setting>
	</row>
	<row>
		<option>Error detection CRC</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Reserve nCEO pin after configuration</option>
		<setting>As output driving ground</setting>
	</row>
	<row>
		<option>Reserve all unused pins</option>
		<setting>As output driving ground</setting>
	</row>
	<row>
		<option>Base pin-out file on sameframe device</option>
		<setting>Off</setting>
	</row>
</fitter_device_options>
<input_pins>
	<row>
		<name>CNT_CLK</name>
		<pin__>17</pin__>
		<i_o_bank>1</i_o_bank>
		<x_coordinate>0</x_coordinate>
		<y_coordinate>6</y_coordinate>
		<cell_number>0</cell_number>
		<combinational_fan_out>1</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>Fitter</location_assigned_by>
	</row>
</input_pins>
<output_pins>
	<row>
		<name>Q[0]</name>
		<pin__>7</pin__>
		<i_o_bank>1</i_o_bank>
		<x_coordinate>0</x_coordinate>
		<y_coordinate>11</y_coordinate>
		<cell_number>1</cell_number>
		<output_register>no</output_register>
		<output_enable_register>no</output_enable_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<open_drain>no</open_drain>
		<tri_primitive>no</tri_primitive>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<current_strength>24mA</current_strength>
		<termination>Off</termination>
		<location_assigned_by>Fitter</location_assigned_by>
		<load units="pF">0</load>
	</row>
	<row>
		<name>Q[1]</name>
		<pin__>63</pin__>
		<i_o_bank>4</i_o_bank>
		<x_coordinate>19</x_coordinate>
		<y_coordinate>0</y_coordinate>
		<cell_number>0</cell_number>
		<output_register>no</output_register>
		<output_enable_register>no</output_enable_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<open_drain>no</open_drain>
		<tri_primitive>no</tri_primitive>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<current_strength>24mA</current_strength>
		<termination>Off</termination>
		<location_assigned_by>Fitter</location_assigned_by>
		<load units="pF">0</load>
	</row>
	<row>
		<name>Q[2]</name>
		<pin__>115</pin__>
		<i_o_bank>2</i_o_bank>
		<x_coordinate>24</x_coordinate>
		<y_coordinate>14</y_coordinate>
		<cell_number>0</cell_number>
		<output_register>no</output_register>

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人综合婷婷国产精品久久蜜臀 | 蜜桃视频一区二区| 欧美怡红院视频| 日韩精品国产精品| 欧美成人综合网站| 国产一区二区看久久| 国产精品毛片高清在线完整版| 国产成人精品网址| 亚洲日本电影在线| 欧洲一区二区三区在线| 五月天激情综合网| 精品国偷自产国产一区| 成人激情免费网站| 亚洲第一主播视频| 欧美va天堂va视频va在线| 国产一区 二区 三区一级| 国产精品久久免费看| 色妹子一区二区| 成人精品电影在线观看| 亚洲三级免费观看| 欧美一区二区三区白人| 国产高清不卡二三区| 亚洲激情综合网| 日韩欧美中文字幕公布| 国产不卡免费视频| 亚洲成人av一区| 久久综合狠狠综合久久综合88| 成人国产精品免费观看视频| 亚洲综合免费观看高清完整版在线| 亚洲欧洲日韩综合一区二区| 欧洲在线/亚洲| 国产精品一区一区| 亚洲国产日韩在线一区模特| 久久网这里都是精品| 91丝袜呻吟高潮美腿白嫩在线观看| 午夜伦欧美伦电影理论片| 久久综合九色综合欧美98| 在线一区二区三区四区五区| 美女网站在线免费欧美精品| 日韩理论在线观看| 精品国产91乱码一区二区三区| 94-欧美-setu| 国内久久精品视频| 午夜影院在线观看欧美| 国产精品久久久久久久久免费桃花 | 欧美自拍偷拍午夜视频| 国产美女久久久久| 日本va欧美va瓶| 亚洲制服丝袜在线| 国产精品人成在线观看免费| 日韩欧美在线影院| 欧美日韩在线精品一区二区三区激情| 成人av免费观看| 国产成人午夜视频| 美国精品在线观看| 亚洲va国产va欧美va观看| 中文字幕日韩一区| 久久久久成人黄色影片| 日韩一区二区三区在线观看| 欧洲精品在线观看| 91亚洲精品久久久蜜桃网站| 国产精品888| 国产久卡久卡久卡久卡视频精品| 青娱乐精品在线视频| 午夜视频久久久久久| 亚洲精品国产a| 亚洲免费电影在线| 综合久久国产九一剧情麻豆| 国产精品美日韩| 日本一区二区三级电影在线观看| 久久婷婷一区二区三区| 日韩欧美在线网站| 精品国产乱码久久久久久浪潮| 欧美一区二区视频在线观看2022 | 日韩精品在线网站| 日韩一区二区三区高清免费看看| 欧美精品v日韩精品v韩国精品v| 欧美日韩一区在线观看| 欧美日韩精品一区二区在线播放| 欧美性大战久久久久久久蜜臀| 91极品视觉盛宴| 欧美日韩免费在线视频| 欧美欧美欧美欧美首页| 91精品国产丝袜白色高跟鞋| 日韩女优电影在线观看| 精品国产乱码久久久久久蜜臀| 久久精品水蜜桃av综合天堂| 欧美激情自拍偷拍| 国产精品久久午夜夜伦鲁鲁| 亚洲欧美日韩精品久久久久| 亚洲一区视频在线| 青青草伊人久久| 黄网站免费久久| 国产91丝袜在线播放0| 99综合影院在线| 在线观看一区二区精品视频| 欧美另类一区二区三区| 日韩手机在线导航| 久久精品日产第一区二区三区高清版| 国产人久久人人人人爽| 亚洲欧美乱综合| 奇米一区二区三区av| 狠狠色丁香久久婷婷综合_中 | 另类综合日韩欧美亚洲| 丰满岳乱妇一区二区三区| 91蜜桃免费观看视频| 欧美一区二区网站| 亚洲国产精品传媒在线观看| 一区二区三区不卡在线观看 | 中文字幕中文字幕在线一区| 亚洲一区二区三区精品在线| 久久精品国产一区二区三区免费看| 国产精品亚洲第一区在线暖暖韩国| 色婷婷一区二区| 日韩三区在线观看| 亚洲色图第一区| 免费看黄色91| 99免费精品视频| 欧美成人性福生活免费看| 亚洲区小说区图片区qvod| 三级精品在线观看| 国产精品自产自拍| 久久你懂得1024| 亚洲第一福利一区| 国产超碰在线一区| 日韩一级片网站| 亚洲欧美激情插| 国产一区二区福利| 欧美日韩国产首页| 亚洲色图制服诱惑| 国产成人99久久亚洲综合精品| 91精品国产综合久久久久久| 国产精品素人视频| 久久99国产精品久久| 91久久精品一区二区三区| 亚洲精品一区二区三区福利| 午夜影视日本亚洲欧洲精品| 91亚洲精品乱码久久久久久蜜桃| 久久夜色精品一区| 轻轻草成人在线| 欧美日韩精品一区二区三区四区| 中文字幕视频一区二区三区久| 国产乱码精品1区2区3区| 91精品国产一区二区三区| 洋洋av久久久久久久一区| 不卡免费追剧大全电视剧网站| 2023国产一二三区日本精品2022| 午夜一区二区三区视频| 91久久精品一区二区二区| 综合分类小说区另类春色亚洲小说欧美 | 蜜臀91精品一区二区三区| 欧美视频一区在线| 一区二区三区在线免费观看| 99久久综合狠狠综合久久| 欧美国产精品专区| 国产成人高清在线| 久久久影视传媒| 精品写真视频在线观看| 欧美一区二区三区在线电影| 亚洲一区在线播放| 欧美三级在线视频| 亚洲国产中文字幕| 欧美色倩网站大全免费| 亚洲在线成人精品| 欧美色图12p| 日韩精品乱码免费| 欧美一区二区网站| 久久精品国产精品亚洲精品| 日韩欧美中文字幕一区| 麻豆91免费看| 久久日韩粉嫩一区二区三区| 精品一区二区三区在线视频| 欧美tickling挠脚心丨vk| 韩国成人精品a∨在线观看| 久久天天做天天爱综合色| 韩国在线一区二区| 国产精品伦理在线| 92国产精品观看| 亚洲自拍偷拍欧美| 欧美高清精品3d| 精品一区二区在线播放| 国产欧美日韩另类一区| 97精品久久久午夜一区二区三区 | 国产精品视频一二| 99re热视频这里只精品| 亚洲一区二区三区四区在线| 欧美一级精品在线| 国产精品一区二区无线| 亚洲欧洲国产日韩| 欧美日韩免费电影| 久久99精品一区二区三区三区| 久久久国产精品不卡| 99精品一区二区三区| 一区二区不卡在线播放 | 精品国产髙清在线看国产毛片| 国产成人一区在线| 国产精品自在欧美一区| 一区二区视频在线| 欧美一区二区视频观看视频| 国产黄色精品视频|