?? ok.qsf
字號:
# Copyright (C) 1991-2004 Altera Corporation
# Any megafunction design, and related netlist (encrypted or decrypted),
# support information, device programming or simulation file, and any other
# associated documentation or information provided by Altera or a partner
# under Altera's Megafunction Partnership Program may be used only
# to program PLD devices (but not masked PLD devices) from Altera. Any
# other use of such megafunction design, netlist, support information,
# device programming or simulation file, or any other related documentation
# or information is prohibited for any other purpose, including, but not
# limited to modification, reverse engineering, de-compiling, or use with
# any other silicon devices, unless such use is explicitly licensed under
# a separate agreement with Altera or a megafunction partner. Title to the
# intellectual property, including patents, copyrights, trademarks, trade
# secrets, or maskworks, embodied in any such megafunction design, netlist,
# support information, device programming or simulation file, or any other
# related documentation or information provided by Altera or a megafunction
# partner, remains with Altera, the megafunction partner, or their respective
# licensors. No other licenses, including any licenses needed under any third
# party's intellectual property, are provided herein.
# The default values for assignments are stored in the file
# ok_assignment_defaults.qdf
# If this file doesn't exist, and for assignments not listed, see file
# assignment_defaults.qdf
# Altera recommends that you do not modify this file. This
# file is updated automatically by the Quartus II software
# and any changes you make may be lost or overwritten.
# Project-Wide Assignments
# ========================
set_global_assignment -name ORIGINAL_QUARTUS_VERSION 4.1
set_global_assignment -name PROJECT_CREATION_TIME_DATE "13:35:54 JANUARY 31, 2002"
set_global_assignment -name LAST_QUARTUS_VERSION 4.1
set_global_assignment -name VHDL_FILE ok.vhd
set_global_assignment -name VHDL_FILE display.vhd
set_global_assignment -name VHDL_FILE kongzhi.vhd
# Pin & Location Assignments
# ==========================
set_location_assignment PIN_54 -to a\[3\]
set_location_assignment PIN_55 -to a\[2\]
set_location_assignment PIN_56 -to a\[1\]
set_location_assignment PIN_57 -to a\[0\]
set_location_assignment PIN_30 -to b1\[3\]
set_location_assignment PIN_31 -to b1\[2\]
set_location_assignment PIN_33 -to b1\[1\]
set_location_assignment PIN_34 -to b1\[0\]
set_location_assignment PIN_25 -to b2\[3\]
set_location_assignment PIN_27 -to b2\[2\]
set_location_assignment PIN_28 -to b2\[1\]
set_location_assignment PIN_29 -to b2\[0\]
set_location_assignment PIN_4 -to m
set_location_assignment PIN_84 -to reset
set_location_assignment PIN_9 -to b\[6\]
set_location_assignment PIN_10 -to b\[5\]
set_location_assignment PIN_11 -to b\[4\]
set_location_assignment PIN_12 -to b\[3\]
set_location_assignment PIN_15 -to b\[2\]
set_location_assignment PIN_16 -to b\[1\]
set_location_assignment PIN_17 -to b\[0\]
set_location_assignment PIN_35 -to disp\[5\]
set_location_assignment PIN_36 -to disp\[4\]
set_location_assignment PIN_37 -to disp\[3\]
set_location_assignment PIN_39 -to disp\[2\]
set_location_assignment PIN_40 -to disp\[1\]
set_location_assignment PIN_41 -to disp\[0\]
set_location_assignment PIN_58 -to level\[3\]
set_location_assignment PIN_60 -to level\[2\]
set_location_assignment PIN_61 -to level\[1\]
set_location_assignment PIN_63 -to level\[0\]
# Analysis & Synthesis Assignments
# ================================
set_global_assignment -name DEVICE_FILTER_PIN_COUNT 84
set_global_assignment -name DEVICE_FILTER_SPEED_GRADE 15
set_global_assignment -name FAMILY MAX7000S
set_global_assignment -name TOP_LEVEL_ENTITY ok
# Fitter Assignments
# ==================
set_global_assignment -name DEVICE "EPM7128SLC84-15"
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -