亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? dsp2812的合眾達程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩国产天堂| 成人午夜私人影院| 亚洲男人的天堂av| 国产精品青草综合久久久久99| 日韩一区二区麻豆国产| 欧美一区二区三区小说| 欧美一区二区三区四区高清| 欧美老女人在线| 91精品国产高清一区二区三区| 欧美一区二区在线看| 日韩精品在线一区二区| 久久综合九色综合97_久久久| 2020国产精品| 中文av一区二区| 亚洲男同1069视频| 无码av免费一区二区三区试看| 日日夜夜免费精品视频| 久久99精品一区二区三区三区| 国产一区二区精品久久91| 国产精品乡下勾搭老头1| 99视频精品全部免费在线| 欧洲另类一二三四区| 欧美美女激情18p| 日韩免费高清电影| 国产清纯在线一区二区www| 亚洲欧洲韩国日本视频| 亚洲高清免费观看高清完整版在线观看 | 黑人巨大精品欧美一区| www..com久久爱| 欧美三级午夜理伦三级中视频| 777久久久精品| 国产欧美一区二区三区沐欲| 亚洲欧洲综合另类在线| 久久精品国产**网站演员| 不卡视频一二三四| 日韩欧美国产三级| 亚洲精品自拍动漫在线| 免费在线看一区| 91在线视频播放| 日韩精品资源二区在线| 一区二区三区在线观看欧美 | 久久久国产综合精品女国产盗摄| 亚洲人成小说网站色在线| 老司机免费视频一区二区三区| 成人激情小说乱人伦| 日韩女同互慰一区二区| 亚洲综合色自拍一区| 国产精品一卡二| 欧美一区二区三区公司| 一区2区3区在线看| 波多野结衣欧美| 欧美精品一区在线观看| 婷婷中文字幕综合| www.成人网.com| 久久精品综合网| 美女视频黄免费的久久| 欧美日韩国产一级| 亚洲色图色小说| 国产成人啪免费观看软件| 日韩亚洲电影在线| 日韩1区2区3区| 欧美喷潮久久久xxxxx| 亚洲三级在线看| 粉嫩久久99精品久久久久久夜 | 成人精品视频一区| 欧美精品一区二区三区一线天视频 | 国产在线一区二区| 日韩一级片网址| 一区二区三区四区中文字幕| 激情小说亚洲一区| 精品捆绑美女sm三区| 日本欧美大码aⅴ在线播放| 欧美色综合久久| 一区二区三区在线观看国产| 一本到高清视频免费精品| 国产精品成人在线观看| 99久久er热在这里只有精品66| 欧美高清在线精品一区| 成人av午夜电影| 国产精品免费观看视频| 东方aⅴ免费观看久久av| 欧美国产亚洲另类动漫| 成人h动漫精品| 夜夜嗨av一区二区三区| 欧美三电影在线| 亚洲国产欧美在线| 欧美一级在线免费| 国产伦精品一区二区三区免费迷| 久久精品一级爱片| bt欧美亚洲午夜电影天堂| 亚洲日本va在线观看| 欧美日韩免费视频| 日韩精品午夜视频| 精品久久一二三区| 成人免费视频app| 亚洲日韩欧美一区二区在线| 色一情一伦一子一伦一区| 亚洲成va人在线观看| 精品国产一区二区三区不卡 | 欧洲生活片亚洲生活在线观看| 亚洲精品五月天| 9191精品国产综合久久久久久| 美女视频第一区二区三区免费观看网站 | 国产精品久线在线观看| 一本色道久久加勒比精品| 亚洲v日本v欧美v久久精品| 日韩免费一区二区三区在线播放| 国产精品亚洲一区二区三区在线| 中文字幕亚洲不卡| 91精品国产乱| 91麻豆精东视频| 久久91精品久久久久久秒播| 中文字幕精品一区二区三区精品| 欧美日韩久久久久久| 激情伊人五月天久久综合| 亚洲一区二区免费视频| 国产午夜亚洲精品午夜鲁丝片| 在线视频国内自拍亚洲视频| 麻豆精品新av中文字幕| 亚洲欧美区自拍先锋| 精品国产亚洲一区二区三区在线观看 | 日韩中文字幕一区二区三区| 国产午夜亚洲精品午夜鲁丝片| 欧美日韩精品一区二区三区 | 色视频欧美一区二区三区| 美国十次了思思久久精品导航| 亚洲色图清纯唯美| 欧美激情中文不卡| 日韩亚洲欧美成人一区| 欧美亚洲综合另类| 91麻豆国产福利在线观看| 国内外精品视频| 青青草成人在线观看| 亚洲免费av高清| 国产精品国模大尺度视频| 久久久亚洲精华液精华液精华液| 欧美日韩一区二区三区免费看| 99re这里只有精品视频首页| 国产精品一区二区黑丝 | 国产校园另类小说区| 日韩一二三四区| 欧美另类高清zo欧美| 欧美性色综合网| 在线观看成人免费视频| 波波电影院一区二区三区| 成人一级视频在线观看| 国产大片一区二区| 国产精品亚洲一区二区三区在线| 国精品**一区二区三区在线蜜桃| 免费的国产精品| 美国精品在线观看| 经典三级一区二区| 国产一区二三区| 国产一区二区三区免费| 国产成人在线看| 成人黄色av网站在线| aa级大片欧美| 色狠狠桃花综合| 欧美日本一区二区在线观看| 欧美日韩免费电影| 555夜色666亚洲国产免| 91精品国产免费| 久久久久综合网| 国产精品毛片大码女人| 亚洲精品福利视频网站| 婷婷激情综合网| 久久成人18免费观看| 成人精品一区二区三区四区 | 美女脱光内衣内裤视频久久网站| 美女爽到高潮91| 懂色av一区二区三区蜜臀| a美女胸又www黄视频久久| 91丝袜美女网| 欧美日韩二区三区| 久久亚洲一级片| 亚洲欧洲精品一区二区精品久久久 | 欧美日韩国产首页| 精品国产91洋老外米糕| 亚洲国产成人在线| 夜夜夜精品看看| 久久国产精品色| 91麻豆国产福利精品| 欧美电视剧在线观看完整版| 国产日产欧美精品一区二区三区| 中文字幕一区免费在线观看| 亚洲444eee在线观看| 国产一区二区在线观看免费| 91丝袜美腿高跟国产极品老师 | 麻豆精品久久精品色综合| 国产99久久久国产精品潘金 | 成人一级片网址| 欧美日本视频在线| 久久精品一区八戒影视| 三级欧美在线一区| 粉嫩av一区二区三区粉嫩| 制服丝袜亚洲网站| 亚洲人快播电影网| 国产乱人伦偷精品视频不卡| 欧美男女性生活在线直播观看| 国产精品另类一区|