亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? dsp2812的合眾達程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久亚洲二区三区| 欧美一级二级三级蜜桃| 国产真实乱偷精品视频免| 一区二区三区四区不卡在线| 国产色综合一区| 久久精品欧美日韩| 国产精品私人影院| 国产精品久久久久久久蜜臀| 一区二区中文视频| 一区二区三区欧美激情| 亚洲午夜激情网站| 毛片av中文字幕一区二区| 狠狠色丁香婷婷综合久久片| 狠狠色狠狠色综合系列| 国产成人福利片| www.色综合.com| 色94色欧美sute亚洲13| 欧美丰满一区二区免费视频| 91精品国产91久久久久久最新毛片 | 亚洲一区二区精品视频| 亚洲与欧洲av电影| 日韩电影在线免费| 成人av在线观| 欧美区视频在线观看| 欧美tickle裸体挠脚心vk| 欧美国产精品v| 午夜在线电影亚洲一区| 激情综合色播激情啊| 成人一区二区三区视频| 欧美少妇一区二区| www国产成人| 亚洲激情第一区| 捆绑调教一区二区三区| 成人黄色在线看| 日韩一区二区三区视频| 国产精品乱码人人做人人爱| 亚洲一区二区在线免费观看视频 | 日韩欧美自拍偷拍| 国产精品久久一级| 久久精品国产一区二区三| 成年人午夜久久久| 久久伊99综合婷婷久久伊| 亚洲精品久久嫩草网站秘色| 久久99久久久久| 欧洲精品一区二区| 亚洲一区二区欧美| 99久久久久免费精品国产| 欧美xxxxxxxxx| 日韩中文字幕区一区有砖一区| 国产一区二区三区在线观看精品 | 欧美日韩免费一区二区三区视频 | 亚洲图片你懂的| 国内精品伊人久久久久影院对白| 91福利在线免费观看| 久久精品欧美一区二区三区不卡| 青娱乐精品视频| 欧美精品日韩一本| 亚洲小少妇裸体bbw| 99精品国产热久久91蜜凸| 精品久久久久久综合日本欧美| 亚洲制服欧美中文字幕中文字幕| 国产精品一区二区久久不卡| 欧美一区二区大片| 日韩成人精品视频| 欧美日韩不卡在线| 天天免费综合色| 欧美性猛交xxxx黑人交| 亚洲人成人一区二区在线观看 | 欧美中文字幕久久| 亚洲免费成人av| 91麻豆精品视频| 亚洲色图制服诱惑| 色视频成人在线观看免| 国产精品福利一区二区三区| 国产成人免费网站| 国产精品色在线观看| 成人黄色网址在线观看| 中文字幕亚洲一区二区va在线| 成人深夜视频在线观看| 亚洲国产精品精华液ab| 成人网在线播放| 中文字幕中文字幕一区| 91亚洲永久精品| 亚洲一区二区三区美女| 91精品国产麻豆| 国产曰批免费观看久久久| 国产性做久久久久久| av毛片久久久久**hd| 亚洲精品国产精品乱码不99 | 国精产品一区一区三区mba视频| 欧美岛国在线观看| 国产成人免费xxxxxxxx| 日韩理论片一区二区| 欧美浪妇xxxx高跟鞋交| 激情综合亚洲精品| 国产精品麻豆网站| 欧美系列在线观看| 国产伦理精品不卡| 亚洲欧美日韩系列| 欧美v亚洲v综合ⅴ国产v| 国产成人亚洲综合色影视| 中文字幕中文字幕在线一区 | 欧美一级欧美一级在线播放| 久久er99精品| 亚洲欧美乱综合| 精品久久久网站| 色老综合老女人久久久| 蜜桃一区二区三区四区| 亚洲国产成人在线| 7777精品久久久大香线蕉| 豆国产96在线|亚洲| 亚洲国产一区二区三区青草影视| 精品日韩在线观看| 欧美性生活大片视频| 国产在线观看一区二区| 夜色激情一区二区| 久久久www成人免费毛片麻豆| 一本高清dvd不卡在线观看| 精品在线免费视频| 一区二区成人在线观看| 久久久不卡网国产精品二区| 欧美日韩大陆在线| 色婷婷久久久久swag精品| 国产毛片精品视频| 日本中文字幕不卡| 一区二区三区高清| 国产精品福利影院| 久久久青草青青国产亚洲免观| 欧美在线观看禁18| 99re热视频这里只精品| 国产一区二区三区在线观看免费 | 欧美另类变人与禽xxxxx| 成人黄色小视频| 国产一区二区导航在线播放| 亚洲一区二区不卡免费| 日韩理论片一区二区| 久久精品一级爱片| 欧美va天堂va视频va在线| 欧美三级在线视频| 欧美视频在线一区二区三区 | 亚洲欧美一区二区三区孕妇| 久久青草欧美一区二区三区| 欧美大片拔萝卜| 欧美一区二区三区精品| 欧美人狂配大交3d怪物一区| 一本久道中文字幕精品亚洲嫩| 从欧美一区二区三区| 黑人巨大精品欧美一区| 久久精品国产亚洲a| 美美哒免费高清在线观看视频一区二区| 亚洲一区二区三区四区五区中文| 日韩久久一区二区| 一区二区日韩av| 午夜免费欧美电影| 日韩精品成人一区二区三区| 亚洲观看高清完整版在线观看| 亚洲v精品v日韩v欧美v专区| 午夜激情久久久| 日韩av一二三| 精彩视频一区二区| 国产成人高清在线| 色综合夜色一区| 欧美性大战久久久| 欧美欧美欧美欧美首页| 日韩限制级电影在线观看| 日韩欧美国产wwwww| www欧美成人18+| 国产日韩欧美制服另类| 国产精品国产自产拍高清av| 中文字幕欧美一| 亚洲国产乱码最新视频| 日韩电影在线观看电影| 韩日av一区二区| 99久久精品国产导航| 91丝袜呻吟高潮美腿白嫩在线观看| 一本色道久久综合亚洲aⅴ蜜桃| 欧美色倩网站大全免费| 精品理论电影在线| 亚洲精品中文字幕乱码三区| 亚洲成人福利片| 国产不卡视频一区二区三区| 91免费在线播放| 日韩免费观看2025年上映的电影| 久久亚洲一区二区三区四区| 亚洲天堂2014| 毛片一区二区三区| 色综合欧美在线| 精品少妇一区二区三区视频免付费 | 欧美在线999| 26uuu久久天堂性欧美| 国产精品第五页| 日本不卡高清视频| 99热这里都是精品| 欧美一级专区免费大片| 国产精品污www在线观看| 亚洲mv在线观看| 99re这里只有精品首页| 91精品欧美综合在线观看最新| 国产亚洲一区二区三区四区| 亚洲国产成人av网|