亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ddr_sdram_auk_ddr_dqs_group.v

?? MagicSopc DDR-Sdram
?? V
?? 第 1 頁 / 共 3 頁
字號:
//Legal Notice: (C)2006 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ps / 1ps
// synthesis translate_on

// turn off superfluous verilog processor warnings 
// altera message_level Level1 
// altera message_off 10034 10035 10036 10037 10230 10240 10030 

//------------------------------------------------------------------------------
//Parameters:
//Device Family                      : Cyclone II
//DQ_PER_DQS                         : 8
//NON-DQS MODE                       : false
//use Resynch clock                  : true
//Resynch clock edge                 : falling
//Postamble Clock Edge               : falling
//Postamble Clock Cycle              : 1
//Intermediate Resynch               : false
//Intermediate Postamble             : false
//Pipeline read Data                 : true
//Enable Postamble Logic             : true
//Postamble Regs Per DQS             : 1
//Stratix Insert DQS delay buffers   : 0
//------------------------------------------------------------------------------
module ddr_sdram_auk_ddr_dqs_group (
                                     // inputs:
                                      capture_clk,
                                      clk,
                                      control_be,
                                      control_doing_rd,
                                      control_doing_wr,
                                      control_dqs_burst,
                                      control_wdata,
                                      control_wdata_valid,
                                      postamble_clk,
                                      reset_n,
                                      resynch_clk,
                                      write_clk,

                                     // outputs:
                                      control_rdata,
                                      ddr_dm,
                                      ddr_dq,
                                      ddr_dqs
                                   )
  /* synthesis ALTERA_ATTRIBUTE = "SUPPRESS_DA_RULE_INTERNAL=C101;SUPPRESS_DA_RULE_INTERNAL=C105;SUPPRESS_DA_RULE_INTERNAL=C106;SUPPRESS_DA_RULE_INTERNAL=R104;SUPPRESS_DA_RULE_INTERNAL=A102;SUPPRESS_DA_RULE_INTERNAL=A103;SUPPRESS_DA_RULE_INTERNAL=C104;SUPPRESS_DA_RULE_INTERNAL=D101;SUPPRESS_DA_RULE_INTERNAL=D102;SUPPRESS_DA_RULE_INTERNAL=D103;SUPPRESS_DA_RULE_INTERNAL=R102;SUPPRESS_DA_RULE_INTERNAL=R105" */ ;

  output  [ 15: 0] control_rdata;
  output           ddr_dm;
  inout   [  7: 0] ddr_dq;
  inout            ddr_dqs;
  input            capture_clk;
  input            clk;
  input   [  1: 0] control_be;
  input            control_doing_rd;
  input            control_doing_wr;
  input            control_dqs_burst;
  input   [ 15: 0] control_wdata;
  input            control_wdata_valid;
  input            postamble_clk;
  input            reset_n;
  input            resynch_clk;
  input            write_clk;

  wire             ZERO;
  wire    [  7: 0] ZEROS;
  wire    [ 13: 0] ZEROS_14;
  wire    [  1: 0] be;
  wire    [ 15: 0] control_rdata;
  wire             ddr_dm;
  wire    [  7: 0] ddr_dq;
  wire             ddr_dqs;
  wire    [ 15: 0] delayed_dq_captured;
  wire    [  3: 0] delayed_dqs;
  reg     [  1: 0] dm_out;
  wire             doing_rd;
  reg              doing_rd_delayed;
  reg     [  2: 0] doing_rd_pipe;
  wire             doing_wr;
  reg              doing_wr_r;
  wire             dq_capture_clk;
  wire    [ 15: 0] dq_captured_0;
  wire    [ 15: 0] dq_captured_1;
  wire    [  7: 0] dq_captured_falling;
  wire    [  7: 0] dq_captured_rising;
  reg     [  0: 0] dq_enable;
  reg     [  0: 0] dq_enable_reset;
  reg              dq_oe;
  wire             dqs_burst;
  wire    [  0: 0] dqs_clk;
  wire             dqs_oe;
  reg     [  0: 0] dqs_oe_r;
  wire    [  0: 0] dqs_oe_vector;
  wire             dqs_postamble_clk;
  wire    [  0: 0] dqs_twpst_ctrl;
  wire    [ 15: 0] inter_rdata;
  wire    [  0: 0] not_dqs_clk;
  reg     [ 15: 0] rdata;
  wire             reset;
  reg     [ 15: 0] resynched_data;
  wire             tmp_dmout0;
  wire             tmp_dmout1;
  wire    [ 15: 0] wdata;
  reg     [ 15: 0] wdata_r;
  wire             wdata_valid;
  wire    [  0: 0] wire_dqs_clkctrl_outclk;
  //


  assign ZERO = 1'b0;
  assign ZEROS = 0;
  assign ZEROS_14 = 0;
  assign reset = ~reset_n;
  assign not_dqs_clk = ~dqs_clk;
  // rename user i/f signals, outputs
  assign control_rdata = rdata;

  // rename user i/f signals, inputs
  assign wdata = control_wdata;

  assign wdata_valid = control_wdata_valid;
  assign doing_wr = control_doing_wr;
  assign doing_rd = control_doing_rd;
  assign be = control_be;
  assign dqs_burst = control_dqs_burst;
  //-----------------------------------------------------------------------------
  //DQS pin and its logic
  //Generate the output enable for DQS from the signal that indicates we're
  //doing a write. The DQS burst signal is generated by the controller to keep
  //the DQS toggling for the required burst length.
  //-----------------------------------------------------------------------------

  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          dqs_oe_r <= 1'b0;
          doing_wr_r <= 1'b0;
        end
      else 
        begin
          dqs_oe_r <= dqs_oe;
          doing_wr_r <= doing_wr;
        end
    end


  assign dqs_oe = doing_wr | dqs_burst;
  assign dqs_oe_vector = dqs_oe;
  //Gate off the DQS at the end of a write burst to improve tWPST
  assign dqs_twpst_ctrl = dqs_oe_vector & dqs_oe_r;

  //

  altddio_bidir dqs_io
    (
      .aclr (reset),
      .aset (),
      .combout (dqs_clk),
      .datain_h (dqs_twpst_ctrl),
      .datain_l (ZEROS[0]),
      .dataout_h (),
      .dataout_l (),
      .dqsundelayedout (),
      .inclock (1'b1),
      .inclocken (1'b1),
      .oe (dqs_oe),
      .outclock (clk),
      .outclocken (1'b1),
      .padio (ddr_dqs)
    );

  defparam dqs_io.extend_oe_disable = "ON",
           dqs_io.implement_input_in_lcell = "UNUSED",
           dqs_io.intended_device_family = "Cyclone II",
           dqs_io.invert_output = "OFF",
           dqs_io.lpm_hint = "UNUSED",
           dqs_io.lpm_type = "altddio_bidir",
           dqs_io.oe_reg = "REGISTERED",
           dqs_io.power_up_high = "OFF",
           dqs_io.width = 1;

  cycloneii_clk_delay_ctrl dqs_delay_ctrl
    (
      .clk (dqs_clk),
      .clkout (delayed_dqs[0])
    );

  defparam dqs_delay_ctrl.delay_chain = "51",
           dqs_delay_ctrl.delay_chain_mode = "static",
           dqs_delay_ctrl.lpm_type = "cycloneii_clk_delay_ctrl";

  assign delayed_dqs[3 : 1] = {1'b0,1'b0,1'b0};
  //-----------------------------------------------------------------------------
  //DM pins and their logic
  //Although these don't get tristated like DQ, they do share the same IO timing.
  //-----------------------------------------------------------------------------
  assign tmp_dmout0 = dm_out[0];
  assign tmp_dmout1 = dm_out[1];
  altddio_out dm_pin
    (
      .aclr (reset),
      .aset (),
      .datain_h (tmp_dmout0),
      .datain_l (tmp_dmout1),
      .dataout (ddr_dm),
      .oe (1'b1),
      .outclock (write_clk),
      .outclocken (1'b1)
    );

  defparam dm_pin.extend_oe_disable = "UNUSED",
           dm_pin.intended_device_family = "Cyclone II",
           dm_pin.invert_output = "OFF",
           dm_pin.lpm_hint = "UNUSED",
           dm_pin.lpm_type = "altddio_out",
           dm_pin.oe_reg = "UNUSED",
           dm_pin.power_up_high = "OFF",
           dm_pin.width = 1;

  //-----------------------------------------------------------------------------
  //Data mask registers
  //These are the last registers before the registers in the altddio_out. They
  //are clocked off the system clock but feed registers which are clocked off the
  //write clock, so their output is the beginning of 3/4 cycle path.
  //-----------------------------------------------------------------------------
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          dm_out <= {2{1'b1}};
      else if (doing_wr)
          // don't latch in data unless it's valid
          dm_out <= ~be;

      else 
        dm_out <= {2{1'b1}};
    end


  //-----------------------------------------------------------------------------
  //Logic to disable the capture registers (particularly during DQS postamble)
  //The output of the dq_enable_reset register holds the dq_enable register in
  //reset (which *enables* the dq capture registers). The controller releases
  //the dq_enable register so that it is clocked by the last falling edge of the
  //read dqs signal. This disables the dq capture registers during and after the
  //dqs postamble so that the output of the dq capture registers can be safely
  //resynchronised.
  //Postamble Clock Cycle  : 1
  //Postamble Clock Edge   : falling
  //Postamble Regs Per DQS : 1
  //-----------------------------------------------------------------------------

  //Critical registers clocked on the falling edge of the DQS to
  //disable the DQ capture registers during the DQS postamble
  always @(posedge dqs_postamble_clk or posedge dq_enable_reset)
    begin
      if (dq_enable_reset == 1)
          dq_enable <= 1'b1;
      else 
        dq_enable <= 1'b0;
    end


  //Use a falling edge for postamble
  //The registers which generate the reset signal to the above registers
  //Can be clocked off the resynch or system clock
  always @(negedge postamble_clk or negedge reset_n)
    begin
      if (reset_n == 0)
          dq_enable_reset <= 1'b0;
      else 
        dq_enable_reset <= doing_rd_delayed;
    end


  //pipeline the doing_rd signal to enable and disable the DQ capture regs at the right time
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美视频在线播放| 国产色爱av资源综合区| 韩国av一区二区三区四区| 中文av一区特黄| 日韩精品在线一区| 国产亚洲欧美一级| 欧美一级欧美一级在线播放| 波多野结衣中文一区| 精品一区二区三区在线播放 | 亚洲激情第一区| 久久久99免费| 7777精品伊人久久久大香线蕉的| 成人免费视频app| 麻豆成人91精品二区三区| 亚洲综合免费观看高清在线观看| 国产精品天干天干在观线| 日韩精品在线一区| 欧美一区二区免费视频| 欧美性视频一区二区三区| 成人a级免费电影| 国产剧情av麻豆香蕉精品| 午夜欧美电影在线观看| 一区二区三区丝袜| 中文成人av在线| 久久精品在这里| 欧美成人一级视频| 日韩天堂在线观看| 制服丝袜国产精品| 欧美日韩电影在线播放| 在线视频国内自拍亚洲视频| 97久久精品人人爽人人爽蜜臀 | 欧美性色aⅴ视频一区日韩精品| 国产高清精品网站| 国产一区二区福利| 国产麻豆欧美日韩一区| 狠狠久久亚洲欧美| 国模套图日韩精品一区二区| 韩国女主播一区二区三区| 久草在线在线精品观看| 狠狠色狠狠色综合系列| 韩国女主播成人在线观看| 国产一区福利在线| 成人午夜免费av| 成人午夜在线免费| 一本到高清视频免费精品| 色婷婷亚洲婷婷| 欧美色视频在线| 欧美一区二区三级| 精品日韩欧美一区二区| 久久精品无码一区二区三区| 国产精品网站在线观看| 亚洲欧美日韩中文播放 | 91美女精品福利| 91美女在线观看| 欧美日韩小视频| 欧美tickling挠脚心丨vk| 欧美精品一区二区三区蜜桃视频 | 欧美视频一区二| 91精品国产乱| 国产色一区二区| 亚洲欧美日韩在线| 日韩中文字幕亚洲一区二区va在线| 午夜精品一区二区三区免费视频 | 亚洲天堂福利av| 天堂久久一区二区三区| 精品一区二区三区视频| 成人国产视频在线观看| 色综合av在线| 精品乱人伦一区二区三区| 中文字幕精品一区| 亚洲伊人色欲综合网| 久久不见久久见中文字幕免费| 风流少妇一区二区| 欧美日韩免费电影| 国产人久久人人人人爽| 亚洲自拍欧美精品| 美国三级日本三级久久99| 盗摄精品av一区二区三区| 欧美亚洲日本国产| 2欧美一区二区三区在线观看视频| 国产精品美女久久福利网站 | 国产一区二区三区精品视频| 99精品视频在线观看免费| 欧美日韩精品一区二区天天拍小说| 久久伊人蜜桃av一区二区| 亚洲六月丁香色婷婷综合久久| 免费在线看一区| 91在线精品一区二区| 日韩亚洲欧美在线观看| 一区精品在线播放| 青草av.久久免费一区| 不卡的电视剧免费网站有什么| 欧美三电影在线| 国产亚洲欧美一区在线观看| 天天免费综合色| 成人午夜免费电影| 欧美成人a∨高清免费观看| 中文字幕一区二区三区精华液 | caoporm超碰国产精品| 91精品国产高清一区二区三区| 国产精品久久夜| 久久99久久99精品免视看婷婷| 欧美亚洲动漫精品| 中文字幕亚洲电影| 国产麻豆视频精品| 精品久久久网站| 日本不卡123| 欧美伊人久久久久久午夜久久久久| 国产三级精品三级在线专区| 日本三级亚洲精品| 在线观看成人免费视频| 国产精品国产精品国产专区不蜜| 韩国成人精品a∨在线观看| 69p69国产精品| 亚洲综合一区二区三区| 99这里只有精品| 国产午夜一区二区三区| 国产综合久久久久久久久久久久| 欧美一区日韩一区| 图片区日韩欧美亚洲| 日本道精品一区二区三区| 亚洲色图视频免费播放| 91在线一区二区三区| 中文字幕一区二区在线观看| 国产成人免费在线观看不卡| 日韩三级精品电影久久久| 日韩精品电影一区亚洲| 欧美精品tushy高清| 午夜激情综合网| 欧美久久一二区| 视频在线观看一区| 欧美久久久一区| 日韩和欧美一区二区三区| 欧美日韩不卡一区| 男男gaygay亚洲| 久久综合九色综合97婷婷| 捆绑紧缚一区二区三区视频| 日韩欧美电影一区| 精品一区二区免费| 国产日本欧洲亚洲| aaa国产一区| 一区二区三区成人在线视频| 色老综合老女人久久久| 一区二区久久久久| 欧美福利一区二区| 免费在线视频一区| 久久久久88色偷偷免费| 国产sm精品调教视频网站| 亚洲天堂成人在线观看| 欧美丝袜第三区| 日韩经典中文字幕一区| 欧美草草影院在线视频| 国产在线不卡一区| 国产精品家庭影院| 在线一区二区观看| 免费在线观看视频一区| 精品99一区二区三区| 成人精品一区二区三区四区 | 久久疯狂做爰流白浆xx| wwwwxxxxx欧美| youjizz国产精品| 亚洲午夜av在线| 精品国产第一区二区三区观看体验| 国产精品夜夜嗨| 亚洲女性喷水在线观看一区| 欧美日韩视频在线观看一区二区三区 | 97成人超碰视| 亚洲成av人片一区二区| 精品乱人伦一区二区三区| 国产成人精品亚洲777人妖| 亚洲精品国产高清久久伦理二区| 欧美久久久久久久久中文字幕| 国产一区在线精品| 夜夜嗨av一区二区三区| 精品电影一区二区三区| 色婷婷综合在线| 精品一区二区三区影院在线午夜| 国产精品夫妻自拍| 欧美日韩日本视频| 国产成人精品免费网站| 亚洲五码中文字幕| 国产欧美综合在线| 在线不卡免费av| www.视频一区| 美女视频网站久久| 亚洲视频一区在线| 精品国产一区二区亚洲人成毛片| av日韩在线网站| 久久精品99国产国产精| 综合激情成人伊人| 亚洲精品一线二线三线无人区| 色综合一区二区| 国产成人午夜片在线观看高清观看| 亚洲制服丝袜在线| 国产精品久久久久久久久久久免费看 | 亚洲精品国产a久久久久久| 欧美www视频| 欧美三级蜜桃2在线观看| 成人亚洲一区二区一| 欧美日韩中字一区|