亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? ps2_keyboard.v

?? 本實(shí)驗(yàn)實(shí)現(xiàn)PS/2接口與RS-232接口的數(shù)據(jù)傳輸
?? V
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
//-------------------------------------------------------------------------------------
//
// Author: John Clayton
// Date  : April 30, 2001
// Update: 4/30/01 copied this file from lcd_2.v (pared down).
// Update: 5/24/01 changed the first module from "ps2_keyboard_receiver"
//                 to "ps2_keyboard_interface"
// Update: 5/29/01 Added input synchronizing flip-flops.  Changed state
//                 encoding (m1) for good operation after part config.
// Update: 5/31/01 Added low drive strength and slow transitions to ps2_clk
//                 and ps2_data in the constraints file.  Added the signal
//                 "tx_shifting_done" as distinguished from "rx_shifting_done."
//                 Debugged the transmitter portion in the lab.
// Update: 6/01/01 Added horizontal tab to the ascii output.
// Update: 6/01/01 Added parameter TRAP_SHIFT_KEYS.
// Update: 6/05/01 Debugged the "debounce" timer functionality.
//                 Used 60usec timer as a "watchdog" timeout during
//                 receive from the keyboard.  This means that a keyboard
//                 can now be "hot plugged" into the interface, without
//                 messing up the bit_count, since the bit_count is reset
//                 to zero during periods of inactivity anyway.  This was
//                 difficult to debug.  I ended up using the logic analyzer,
//                 and had to scratch my head quite a bit.
// Update: 6/06/01 Removed extra comments before the input synchronizing
//                 flip-flops.  Used the correct parameter to size the
//                 5usec_timer_count.  Changed the name of this file from
//                 ps2.v to ps2_keyboard.v
// Update: 6/06/01 Removed "&& q[7:0]" in output_strobe logic.  Removed extra
//                 commented out "else" condition in the shift register and
//                 bit counter.
// Update: 6/07/01 Changed default values for 60usec timer parameters so that
//                 they correspond to 60usec for a 49.152MHz clock.
//
//
//
//
//
// Description
//-------------------------------------------------------------------------------------
// This is a state-machine driven serial-to-parallel and parallel-to-serial
// interface to the ps2 style keyboard interface.  The details of the operation
// of the keyboard interface were obtained from the following website:
//
//   http://www.beyondlogic.org/keyboard/keybrd.htm
//
// Some aspects of the keyboard interface are not implemented (e.g, parity
// checking for the receive side, and recognition of the various commands
// which the keyboard sends out, such as "power on selt test passed," "Error"
// and "Resend.")  However, if the user wishes to recognize these reply
// messages, the scan code output can always be used to extend functionality
// as desired.
//
// Note that the "Extended" (0xE0) and "Released" (0xF0) codes are recognized.
// The rx interface provides separate indicator flags for these two conditions
// with every valid character scan code which it provides.  The shift keys are
// also trapped by the interface, in order to provide correct uppercase ASCII
// characters at the ascii output, although the scan codes for the shift keys
// are still provided at the scan code output.  So, the left/right ALT keys
// can be differentiated by the presence of the rx_entended signal, while the
// left/right shift keys are differentiable by the different scan codes
// received.
//
// The interface to the ps2 keyboard uses ps2_clk clock rates of
// 30-40 kHz, dependent upon the keyboard itself.  The rate at which the state
// machine runs should be at least twice the rate of the ps2_clk, so that the
// states can accurately follow the clock signal itself.  Four times 
// oversampling is better.  Say 200kHz at least.  The upper limit for clocking
// the state machine will undoubtedly be determined by delays in the logic 
// which decodes the scan codes into ASCII equivalents.  The maximum speed
// will be most likely many megahertz, depending upon target technology.
// In order to run the state machine extremely fast, synchronizing flip-flops
// have been added to the ps2_clk and ps2_data inputs of the state machine.
// This avoids poor performance related to slow transitions of the inputs.
// 
// Because this is a bi-directional interface, while reading from the keyboard
// the ps2_clk and ps2_data lines are used as inputs.  While writing to the
// keyboard, however (which may be done at any time.  If writing interrupts a
// read from the keyboard, the keyboard will buffer up its data, and send
// it later) both the ps2_clk and ps2_data lines are occasionally pulled low,
// and pullup resistors are used to bring the lines high again, by setting
// the drivers to high impedance state.
//
// The tx interface, for writing to the keyboard, does not provide any special
// pre-processing.  It simply transmits the 8-bit command value to the
// keyboard.
//
// Pullups MUST BE USED on the ps2_clk and ps2_data lines for this design,
// whether they be internal to an FPGA I/O pad, or externally placed.
// If internal pullups are used, they may be fairly weak, causing bounces
// due to crosstalk, etc.  There is a "debounce timer" implemented in order
// to eliminate erroneous state transitions which would occur based on bounce.
// 
// Parameters are provided in order to configure and appropriately size the
// counter of a 60 microsecond timer used in the transmitter, depending on
// the clock frequency used.  The 60 microsecond period is guaranteed to be
// more than one period of the ps2_clk_s signal.
//
// Also, a smaller 5 microsecond timer has been included for "debounce".
// This is used because, with internal pullups on the ps2_clk and ps2_data
// lines, there is some bouncing around which occurs
//
// A parameter TRAP_SHIFT_KEYS allows the user to eliminate shift keypresses
// from producing scan codes (along with their "undefined" ASCII equivalents)
// at the output of the interface.  If TRAP_SHIFT_KEYS is non-zero, the shift
// key status will only be reported by rx_shift_key_on.  No ascii or scan
// codes will be reported for the shift keys.  This is useful for those who
// wish to use the ASCII data stream, and who don't want to have to "filter
// out" the shift key codes.
//
//-------------------------------------------------------------------------------------


`resetall
`timescale 1ns/100ps

`define TOTAL_BITS   11
`define EXTEND_CODE  16'hE0
`define RELEASE_CODE 16'hF0
`define LEFT_SHIFT   16'h12
`define RIGHT_SHIFT  16'h59


module ps2_keyboard_interface (
  clk,
  reset,
  ps2_clk,
  ps2_data,
  rx_extended,
  rx_released,
  rx_shift_key_on,
  rx_scan_code,
  rx_ascii,
  rx_data_ready,       // rx_read_o
  rx_read,             // rx_read_ack_i
  tx_data,
  tx_write,
  tx_write_ack_o,
  tx_error_no_keyboard_ack
  );

// Parameters

// The timer value can be up to (2^bits) inclusive.
parameter TIMER_60USEC_VALUE_PP = 2950; // Number of sys_clks for 60usec.
parameter TIMER_60USEC_BITS_PP  = 12;   // Number of bits needed for timer
parameter TIMER_5USEC_VALUE_PP = 186;   // Number of sys_clks for debounce
parameter TIMER_5USEC_BITS_PP  = 8;     // Number of bits needed for timer
parameter TRAP_SHIFT_KEYS_PP = 0;       // Default: No shift key trap.

// State encodings, provided as parameters
// for flexibility to the one instantiating the module.
// In general, the default values need not be changed.

// State "m1_rx_clk_l" has been chosen on purpose.  Since the input
// synchronizing flip-flops initially contain zero, it takes one clk
// for them to update to reflect the actual (idle = high) status of
// the I/O lines from the keyboard.  Therefore, choosing 0 for m1_rx_clk_l
// allows the state machine to transition to m1_rx_clk_h when the true
// values of the input signals become present at the outputs of the
// synchronizing flip-flops.  This initial transition is harmless, and it
// eliminates the need for a "reset" pulse before the interface can operate.

parameter m1_rx_clk_h = 1;
parameter m1_rx_clk_l = 0;
parameter m1_rx_falling_edge_marker = 13;
parameter m1_rx_rising_edge_marker = 14;
parameter m1_tx_force_clk_l = 3;
parameter m1_tx_first_wait_clk_h = 10;
parameter m1_tx_first_wait_clk_l = 11;
parameter m1_tx_reset_timer = 12;
parameter m1_tx_wait_clk_h = 2;
parameter m1_tx_clk_h = 4;
parameter m1_tx_clk_l = 5;
parameter m1_tx_wait_keyboard_ack = 6;
parameter m1_tx_done_recovery = 7;
parameter m1_tx_error_no_keyboard_ack = 8;
parameter m1_tx_rising_edge_marker = 9;
parameter m2_rx_data_ready = 1;
parameter m2_rx_data_ready_ack = 0;

  
// I/O declarations
input clk;
input reset;
inout ps2_clk;
inout ps2_data;
output rx_extended;
output rx_released;
output rx_shift_key_on;
output [7:0] rx_scan_code;
output [7:0] rx_ascii;
output rx_data_ready;
input rx_read;
input [7:0] tx_data;
input tx_write;
output tx_write_ack_o;
output tx_error_no_keyboard_ack;

reg rx_extended;
reg rx_released;
reg [7:0] rx_scan_code;
reg [7:0] rx_ascii;
reg rx_data_ready;
reg tx_error_no_keyboard_ack;

// Internal signal declarations
wire timer_60usec_done;
wire timer_5usec_done;
wire extended;
wire released;
wire shift_key_on;

                         // NOTE: These two signals used to be one.  They
                         //       were split into two signals because of
                         //       shift key trapping.  With shift key
                         //       trapping, no event is generated externally,
                         //       but the "hold" data must still be cleared
                         //       anyway regardless, in preparation for the
                         //       next scan codes.
wire rx_output_event;    // Used only to clear: hold_released, hold_extended
wire rx_output_strobe;   // Used to produce the actual output.

wire tx_parity_bit;
wire rx_shifting_done;
wire tx_shifting_done;
wire [11:0] shift_key_plus_code;

reg [`TOTAL_BITS-1:0] q;
reg [3:0] m1_state;
reg [3:0] m1_next_state;
reg m2_state;
reg m2_next_state;
reg [3:0] bit_count;
reg enable_timer_60usec;
reg enable_timer_5usec;
reg [TIMER_60USEC_BITS_PP-1:0] timer_60usec_count;
reg [TIMER_5USEC_BITS_PP-1:0] timer_5usec_count;
reg [7:0] ascii;      // "REG" type only because a case statement is used.
reg left_shift_key;
reg right_shift_key;
reg hold_extended;    // Holds prior value, cleared at rx_output_strobe
reg hold_released;    // Holds prior value, cleared at rx_output_strobe
reg ps2_clk_s;        // Synchronous version of this input
reg ps2_data_s;       // Synchronous version of this input
reg ps2_clk_hi_z;     // Without keyboard, high Z equals 1 due to pullups.
reg ps2_data_hi_z;    // Without keyboard, high Z equals 1 due to pullups.

//--------------------------------------------------------------------------
// Module code

assign ps2_clk = ps2_clk_hi_z?1'bZ:1'b0;
assign ps2_data = ps2_data_hi_z?1'bZ:1'b0;

// Input "synchronizing" logic -- synchronizes the inputs to the state
// machine clock, thus avoiding errors related to
// spurious state machine transitions.
always @(posedge clk)
begin
  ps2_clk_s <= ps2_clk;
  ps2_data_s <= ps2_data;
end

// State register
always @(posedge clk)
begin : m1_state_register
  if (!reset) m1_state <= m1_rx_clk_h;
  else m1_state <= m1_next_state;
end

// State transition logic
always @(m1_state
         or q
         or tx_shifting_done
         or tx_write
         or ps2_clk_s
         or ps2_data_s
         or timer_60usec_done
         or timer_5usec_done
         )
begin : m1_state_logic

  // Output signals default to this value, unless changed in a state condition.
  ps2_clk_hi_z <= 1;
  ps2_data_hi_z <= 1;
  tx_error_no_keyboard_ack <= 0;
  enable_timer_60usec <= 0;
  enable_timer_5usec <= 0;

  case (m1_state)

    m1_rx_clk_h :
      begin
        enable_timer_60usec <= 1;
        if (tx_write) m1_next_state <= m1_tx_reset_timer;
        else if (~ps2_clk_s) m1_next_state <= m1_rx_falling_edge_marker;
        else m1_next_state <= m1_rx_clk_h;
      end
      
    m1_rx_falling_edge_marker :
      begin
        enable_timer_60usec <= 0;
        m1_next_state <= m1_rx_clk_l;
      end

    m1_rx_rising_edge_marker :
      begin
        enable_timer_60usec <= 0;
        m1_next_state <= m1_rx_clk_h;
      end


    m1_rx_clk_l :
      begin
        enable_timer_60usec <= 1;
        if (tx_write) m1_next_state <= m1_tx_reset_timer;
        else if (ps2_clk_s) m1_next_state <= m1_rx_rising_edge_marker;
        else m1_next_state <= m1_rx_clk_l;
      end

    m1_tx_reset_timer:
      begin
        enable_timer_60usec <= 0;
        m1_next_state <= m1_tx_force_clk_l;
      end

    m1_tx_force_clk_l :
      begin
        enable_timer_60usec <= 1;
        ps2_clk_hi_z <= 0;  // Force the ps2_clk line low.
        if (timer_60usec_done) m1_next_state <= m1_tx_first_wait_clk_h;
        else m1_next_state <= m1_tx_force_clk_l;
      end

    m1_tx_first_wait_clk_h :
      begin
        enable_timer_5usec <= 1;
        ps2_data_hi_z <= 0;        // Start bit.
        if (~ps2_clk_s && timer_5usec_done)
          m1_next_state <= m1_tx_clk_l;
        else
          m1_next_state <= m1_tx_first_wait_clk_h;
      end
      
    // This state must be included because the device might possibly
    // delay for up to 10 milliseconds before beginning its clock pulses.
    // During that waiting time, we cannot drive the data (q[0]) because it
    // is possibly 1, which would cause the keyboard to abort its receive
    // and the expected clocks would then never be generated.
    m1_tx_first_wait_clk_l :
      begin

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人综合婷婷国产精品久久蜜臀 | 在线电影一区二区三区| 蜜桃视频一区二区三区在线观看| 欧美激情在线免费观看| 欧美电影一区二区三区| 91在线视频18| 国产精品影音先锋| 日本午夜一区二区| 亚洲激情图片qvod| 国产精品天天摸av网| 日韩一区二区在线观看视频 | 91麻豆swag| 国产一区二区三区香蕉| 天天免费综合色| 一二三区精品视频| 综合欧美一区二区三区| 久久久久国产一区二区三区四区 | 欧美r级在线观看| 欧美日韩国产123区| 91麻豆精品一区二区三区| 国产91清纯白嫩初高中在线观看| 老司机午夜精品| 天堂蜜桃91精品| 亚洲综合自拍偷拍| 亚洲免费av高清| 成人免费视频在线观看| 国产精品女人毛片| 日本一区二区三区在线不卡| 精品久久久久久久久久久院品网| 91精品国产高清一区二区三区| 欧美系列日韩一区| 在线免费观看一区| 色综合一个色综合亚洲| 成人av在线播放网址| 成人免费看黄yyy456| 国产成人免费9x9x人网站视频| 激情六月婷婷久久| 精品在线播放免费| 国内精品久久久久影院色| 韩国一区二区三区| 国内外成人在线| 国产精品自拍网站| 国产91精品一区二区麻豆网站| 国产精品18久久久久久久久| 国产69精品一区二区亚洲孕妇| 国产盗摄一区二区| 不卡的看片网站| 97se亚洲国产综合在线| 一本久久a久久精品亚洲| 色综合久久天天| 欧美日韩免费电影| 欧美一区二区三区视频在线 | 婷婷激情综合网| 美女爽到高潮91| 韩国女主播一区| 成人中文字幕合集| 一本到不卡精品视频在线观看| 91免费视频观看| 欧美熟乱第一页| 777亚洲妇女| 欧美tickling挠脚心丨vk| 久久精品在这里| 亚洲同性同志一二三专区| 一区二区欧美国产| 美女高潮久久久| 成人网在线播放| 欧美曰成人黄网| 日韩精品资源二区在线| 国产日韩av一区| 亚洲欧美电影一区二区| 日韩高清在线电影| 国产sm精品调教视频网站| 91国偷自产一区二区开放时间| 欧美精品一级二级三级| 久久免费视频色| 亚洲男人的天堂在线aⅴ视频| 日韩国产高清影视| 成人国产一区二区三区精品| 91福利区一区二区三区| 精品卡一卡二卡三卡四在线| 最新国产成人在线观看| 蜜桃av噜噜一区| a级精品国产片在线观看| 欧美一区二区三区婷婷月色| 国产欧美1区2区3区| 亚洲成人在线免费| 国产91精品精华液一区二区三区 | 国产三级精品三级| 亚洲综合在线视频| 国产成人综合视频| 欧美日韩1234| 国产精品传媒入口麻豆| 蜜臀久久久久久久| 色婷婷精品大视频在线蜜桃视频| 欧美成人免费网站| 亚洲自拍与偷拍| 国产美女视频91| 欧美日韩和欧美的一区二区| 中文字幕电影一区| 久久精品国产久精国产| 在线观看日产精品| 中文字幕精品—区二区四季| 蜜臀av性久久久久蜜臀aⅴ| 色综合久久综合中文综合网| 久久精品一区二区三区不卡牛牛 | 2021国产精品久久精品| 亚洲一级电影视频| 白白色亚洲国产精品| 精品久久久久久无| 日韩精品电影在线观看| 色88888久久久久久影院野外| 国产日韩综合av| 韩国三级在线一区| 欧美一区二区在线看| 夜夜精品视频一区二区| 成人激情视频网站| 久久久91精品国产一区二区精品 | 国产福利91精品| 日韩欧美国产综合在线一区二区三区| 亚洲精品免费电影| av成人老司机| 国产精品网站在线| 粉嫩av一区二区三区| 欧美精品一区二区三区视频 | av动漫一区二区| 2020日本不卡一区二区视频| 美女视频网站黄色亚洲| 在线播放91灌醉迷j高跟美女| 亚洲视频免费在线观看| 成人av先锋影音| 国产午夜精品在线观看| 国产一区啦啦啦在线观看| 日韩欧美一区中文| 美国十次了思思久久精品导航| 欧美美女一区二区三区| 首页国产丝袜综合| 91精品欧美福利在线观看 | 成人手机电影网| 中文字幕欧美日韩一区| 丁香激情综合五月| 中文字幕 久热精品 视频在线| 国产a区久久久| ㊣最新国产の精品bt伙计久久| 成人精品小蝌蚪| 中文字幕一区二区三区乱码在线 | 国产偷国产偷亚洲高清人白洁| 国产精品一区二区男女羞羞无遮挡| 久久综合成人精品亚洲另类欧美 | 国产在线精品一区二区三区不卡 | 黄页网站大全一区二区| 久久精品在这里| 成人久久18免费网站麻豆 | 亚洲一本大道在线| 欧美三级三级三级爽爽爽| 日韩影院免费视频| 日韩欧美色综合| 国产精品一区二区男女羞羞无遮挡| 中文在线资源观看网站视频免费不卡| 成人黄色a**站在线观看| 亚洲日本va午夜在线电影| 欧美性受xxxx黑人xyx性爽| 日韩精品久久理论片| 久久免费视频色| 色又黄又爽网站www久久| 午夜精品一区二区三区电影天堂 | 国产精品资源在线看| 亚洲啪啪综合av一区二区三区| 欧美性受xxxx黑人xyx| 久久99久久久久久久久久久| 国产人成亚洲第一网站在线播放| aa级大片欧美| 视频在线观看91| 久久久久久久久久看片| 91麻豆精品秘密| 美日韩一级片在线观看| 国产精品国产精品国产专区不片| 欧美性受xxxx黑人xyx| 国产综合久久久久久久久久久久| 欧美国产精品专区| 欧美日韩精品久久久| 国产高清精品久久久久| 亚洲资源中文字幕| 久久美女艺术照精彩视频福利播放| 99国产一区二区三精品乱码| 美女一区二区视频| 亚洲欧美日韩电影| 久久综合九色综合97_久久久| 91香蕉国产在线观看软件| 久久爱另类一区二区小说| 亚洲另类中文字| 久久久久久久久久久久久夜| 欧美体内she精视频| 成人午夜电影久久影院| 麻豆一区二区在线| 一区二区三区中文字幕精品精品| 精品久久人人做人人爰| 欧美人动与zoxxxx乱| youjizz国产精品| 激情小说亚洲一区| 午夜激情综合网|