?? msp430x24x_uscib0_i2c_09.s43
字號:
;*******************************************************************************
; MSP430x24x Demo - USCI_B0 I2C Slave RX multiple bytes from MSP430 Master
;
; Description: This demo connects two MSP430's via the I2C bus. The master
; transmits to the slave. This is the slave code. The interrupt driven
; data receiption is demonstrated using the USCIB0 RX interrupt.
; ACLK = n/a, MCLK = SMCLK = default DCO = ~1.045MHz
;
; /|\ /|\
; MSP430F249 10k 10k MSP430F249
; slave | | master
; ----------------- | | -----------------
; -|XIN P3.1/UCB0SDA|<-|---+->|P3.1/UCB0SDA XIN|-
; | | | | | 32kHz
; -|XOUT | | | XOUT|-
; | P3.2/UCB0SCL|<-+----->|P3.2/UCB0SCL |
; | | | P1.0|--> LED
;
; B. Nisarga
; Texas Instruments Inc.
; September 2007
; Built with IAR Embedded Workbench Version: 3.42A
;*******************************************************************************
#include "msp430x24x.h"
;-------------------------------------------------------------------------------
RSEG CSTACK ; Define stack segment
;-------------------------------------------------------------------------------
RSEG DATA16_N ; RAM
RxData DS 128 ; Allocate 128 byte of RAM
;-------------------------------------------------------------------------------
RSEG CODE ; Assemble to Flash memory
;-------------------------------------------------------------------------------
RESET mov.w #SFE(CSTACK),SP ; Initialize stackpointer
StopWDT mov.w #WDTPW+WDTHOLD,&WDTCTL ; Stop WDT
SetupP3 bis.b #06h,&P3SEL ; Assign I2C pins to USCI_B0
SetupUCB0 bis.b #UCSWRST,&UCB0CTL1 ; Enable SW reset
mov.b #UCMODE_3+UCSYNC,&UCB0CTL0
; I2C Slave, synchronous mode
mov.w #048h,&UCB0I2COA ; Own Address is 048h
bic.b #UCSWRST,&UCB0CTL1 ; Clear SW reset, resume operation
bis.b #UCSTPIE+UCSTTIE,&UCB0I2CIE
; Enable STT and STP interrupt
bis.b #UCB0RXIE,&IE2 ; Enable RX interrupt
Main mov.w #RxData,R5 ; Start of RX buffer
clr.w R6 ; Clear RX byte count
bis.b #LPM0+GIE,SR ; Enter LPM0, enable interrupts
; Remain in LPM0 until master
; finishes TX
nop ; Set breakpoint >>here<< and
; read out the RxData buffer
jmp Main ; Repeat
;-------------------------------------------------------------------------------
; The USCI_B0 data ISR is used to move received data from the I2C master
; to the MSP430 memory.
;-------------------------------------------------------------------------------
USCIAB0TX_ISR; USCI_B0 Data ISR
;-------------------------------------------------------------------------------
mov.b &UCB0RXBUF,0(R5) ; Move RX data to address R5
inc.w R5 ; Increment address pointer
inc.w R6 ; Increment RX byte count
reti
;-------------------------------------------------------------------------------
; The USCI_B0 state ISR is used to wake up the CPU from LPM0 in order to
; process the received data in the main program. LPM0 is only exit in case
; of a (re-)start or stop condition when actual data was received.
;-------------------------------------------------------------------------------
USCIAB0RX_ISR; USCI_B0 State ISR
;-------------------------------------------------------------------------------
bic.b #UCSTPIFG+UCSTTIFG,&UCB0STAT
; Clear interrupt flags
tst.w R6 ; Check RX byte counter
jz USCIAB0RX_ISR_1 ; Jump if nothing was received
bic.w #LPM0,0(SP) ; Clear LPM0
USCIAB0RX_ISR_1
reti
;-------------------------------------------------------------------------------
COMMON INTVEC ; Interrupt Vectors
;-------------------------------------------------------------------------------
ORG USCIAB0TX_VECTOR ; USCI_B0 I2C Data Int Vector
DW USCIAB0TX_ISR
ORG USCIAB0RX_VECTOR ; USCI_B0 I2C Sate Int Vector
DW USCIAB0RX_ISR
ORG RESET_VECTOR ; POR, ext. Reset, Watchdog
DW RESET
END
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -