亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? csl_mcbsphal.h

?? mpeg2_encoder為MPEG2算法的DEMO
?? H
?? 第 1 頁 / 共 5 頁
字號:
/******************************************************************************\*           Copyright (C) 1999-2001 Texas Instruments Incorporated.*                           All Rights Reserved*------------------------------------------------------------------------------* FILENAME...... csl_mcbsphal.h* DATE CREATED.. 06/12/1999* LAST MODIFIED. 08/02/2004 - Adding support for C6418*                10/02/2001*                          - 6713 device addition*                04/21/2004 - Fixed XCR0 bad address*------------------------------------------------------------------------------* REGISTERS** DRR0  - serial port 0 data receive register* DRR1  - serial port 1 data receive register* DRR2  - serial port 2 data receive register (1)* DXR0  - serial port 0 data transmit register* DXR1  - serial port 1 data transmit register* DXR2  - serial port 2 data transmit register (1)* SPCR0 - serial port 0 control register* SPCR1 - serial port 1 control register* SPCR2 - serial port 2 control register (1)* RCR0  - serial port 0 receive control register* RCR1  - serial port 1 receive control register* RCR2  - serial port 2 receive control register (1)* XCR0  - serial port 0 transmit control register* XCR1  - serial port 1 transmit control register* XCR2  - serial port 2 transmit control register (1)* SRGR0 - serial port 0 sample rate generator register* SRGR1 - serial port 1 sample rate generator register* SRGR2 - serial port 2 sample rate generator register (1)* MCR0  - serial port 0 multichannel control register* MCR1  - serial port 1 multichannel control register* MCR2  - serial port 2 multichannel control register (1)* RCER0 - serial port 0 receive channel enable register* RCER1 - serial port 1 receive channel enable register* RCER2 - serial port 2 receive channel enable register (1)* XCER0 - serial port 0 transmit channel enable register* XCER1 - serial port 1 transmit channel enable register* XCER2 - serial port 2 transmit channel enable register (1)* RCERE00 - serial port 0 Enhanced receive channel enable register 0 (2)* RCERE01 - serial port 1 Enhanced receive channel enable register 0 (2)* RCERE02 - serial port 2 Enhanced receive channel enable register 0 (2)* RCERE10 - serial port 0 Enhanced receive channel enable register 1 (2)* RCERE11 - serial port 1 Enhanced receive channel enable register 1 (2)* RCERE12 - serial port 2 Enhanced receive channel enable register 1 (2)* RCERE20 - serial port 0 Enhanced receive channel enable register 2 (2)* RCERE21 - serial port 1 Enhanced receive channel enable register 2 (2)* RCERE22 - serial port 2 Enhanced receive channel enable register 2 (2)* RCERE30 - serial port 0 Enhanced receive channel enable register 3 (2)* RCERE31 - serial port 1 Enhanced receive channel enable register 3 (2)* RCERE32 - serial port 2 Enhanced receive channel enable register 3 (2)* XCERE00 - serial port 0 Enhanced transmit channel enable register 0 (2)* XCERE01 - serial port 1 Enhanced transmit channel enable register 0 (2)* XCERE02 - serial port 2 Enhanced transmit channel enable register 0 (2)* XCERE10 - serial port 0 Enhanced transmit channel enable register 1 (2)* XCERE11 - serial port 1 Enhanced transmit channel enable register 1 (2)* XCERE12 - serial port 2 Enhanced transmit channel enable register 1 (2)* XCERE20 - serial port 0 Enhanced transmit channel enable register 2 (2)* XCERE21 - serial port 1 Enhanced transmit channel enable register 2 (2)* XCERE22 - serial port 2 Enhanced transmit channel enable register 2 (2)* XCERE30 - serial port 0 Enhanced transmit channel enable register 3 (2)* XCERE31 - serial port 1 Enhanced transmit channel enable register 3 (2)* XCERE32 - serial port 2 Enhanced transmit channel enable register 3 (2)* PCR0  - serial port 0 pin control register* PCR1  - serial port 1 pin control register* PCR2  - serial port 2 pin control register (1)** (1) only supported on devices with three serial ports* (2) supported by C64x devices (RCERx replaced by RCERE0x, XCERx replaced by XCERE0x)*\******************************************************************************/#ifndef _CSL_MCBSPHAL_H_#define _CSL_MCBSPHAL_H_#include <csl_stdinc.h>#include <csl_chip.h>#if (MCBSP_SUPPORT)/******************************************************************************\* MISC section\******************************************************************************/#if (CHIP_6202|CHIP_6203|CHIP_6414|CHIP_6415|CHIP_6416)  #define _MCBSP_PORT_CNT        3  #define _MCBSP_BASE_PORT0      0x018C0000u  #define _MCBSP_BASE_PORT1      0x01900000u  #define _MCBSP_BASE_PORT2      0x01A40000u#else  #define _MCBSP_PORT_CNT        2  #define _MCBSP_BASE_PORT0      0x018C0000u  #define _MCBSP_BASE_PORT1      0x01900000u#endif/******************************************************************************\* module level register/field access macros\******************************************************************************/  /* ----------------- */  /* FIELD MAKE MACROS */  /* ----------------- */  #define MCBSP_FMK(REG,FIELD,x)\    _PER_FMK(MCBSP,##REG,##FIELD,x)  #define MCBSP_FMKS(REG,FIELD,SYM)\    _PER_FMKS(MCBSP,##REG,##FIELD,##SYM)  /* -------------------------------- */  /* RAW REGISTER/FIELD ACCESS MACROS */  /* -------------------------------- */  #define MCBSP_ADDR(REG)\    _MCBSP_##REG##_ADDR  #define MCBSP_RGET(REG)\    _PER_RGET(_MCBSP_##REG##_ADDR,MCBSP,##REG)  #define MCBSP_RSET(REG,x)\    _PER_RSET(_MCBSP_##REG##_ADDR,MCBSP,##REG,x)  #define MCBSP_FGET(REG,FIELD)\    _MCBSP_##REG##_FGET(##FIELD)  #define MCBSP_FSET(REG,FIELD,x)\    _MCBSP_##REG##_FSET(##FIELD,##x)  #define MCBSP_FSETS(REG,FIELD,SYM)\    _MCBSP_##REG##_FSETS(##FIELD,##SYM)  /* ------------------------------------------ */  /* ADDRESS BASED REGISTER/FIELD ACCESS MACROS */  /* ------------------------------------------ */  #define MCBSP_RGETA(addr,REG)\    _PER_RGET(addr,MCBSP,##REG)  #define MCBSP_RSETA(addr,REG,x)\    _PER_RSET(addr,MCBSP,##REG,x)  #define MCBSP_FGETA(addr,REG,FIELD)\    _PER_FGET(addr,MCBSP,##REG,##FIELD)  #define MCBSP_FSETA(addr,REG,FIELD,x)\    _PER_FSET(addr,MCBSP,##REG,##FIELD,x)  #define MCBSP_FSETSA(addr,REG,FIELD,SYM)\    _PER_FSETS(addr,MCBSP,##REG,##FIELD,##SYM)  /* ----------------------------------------- */  /* HANDLE BASED REGISTER/FIELD ACCESS MACROS */  /* ----------------------------------------- */  #define MCBSP_ADDRH(h,REG)\    (Uint32)(&((h)->baseAddr[_MCBSP_##REG##_OFFSET]))  #define MCBSP_RGETH(h,REG)\    MCBSP_RGETA(MCBSP_ADDRH(h,##REG),##REG)  #define MCBSP_RSETH(h,REG,x)\    MCBSP_RSETA(MCBSP_ADDRH(h,##REG),##REG,x)  #define MCBSP_FGETH(h,REG,FIELD)\    MCBSP_FGETA(MCBSP_ADDRH(h,##REG),##REG,##FIELD)  #define MCBSP_FSETH(h,REG,FIELD,x)\    MCBSP_FSETA(MCBSP_ADDRH(h,##REG),##REG,##FIELD,x)  #define MCBSP_FSETSH(h,REG,FIELD,SYM)\    MCBSP_FSETSA(MCBSP_ADDRH(h,##REG),##REG,##FIELD,##SYM)/******************************************************************************\* _____________________* |                   |* |  D R R            |* |___________________|** DRR0  - serial port 0 data receive register* DRR1  - serial port 1 data receive register* DRR2  - serial port 2 data receive register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (r) DR*\******************************************************************************/  #define _MCBSP_DRR_OFFSET            0#if (C11_SUPPORT | C64_SUPPORT)  #define _MCBSP_DRR0_ADDR             0x30000000u  #define _MCBSP_DRR1_ADDR             0x34000000u#else  #define _MCBSP_DRR0_ADDR             0x018C0000u  #define _MCBSP_DRR1_ADDR             0x01900000u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6202 | CHIP_6203 ) )  #define _MCBSP_DRR2_ADDR             0x01A40000u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6414 | CHIP_6415 | CHIP_6416))  #define _MCBSP_DRR2_ADDR             0x38000000u#endif  #define _MCBSP_DRR_DR_MASK           0xFFFFFFFFu  #define _MCBSP_DRR_DR_SHIFT          0x00000000u  #define  MCBSP_DRR_DR_DEFAULT        0x00000000u  #define  MCBSP_DRR_DR_OF(x)          _VALUEOF(x)  #define  MCBSP_DRR_OF(x)             _VALUEOF(x)  #define MCBSP_DRR_DEFAULT (Uint32)(\    _PER_FDEFAULT(MCBSP,DRR,DR)\  ) #if (CHIP_6413 | CHIP_6418 | CHIP_6410)  #define MCBSP_DRR_RMK(dr) (Uint32)(\    _PER_FMK(MCBSP,DRR,DR,dr)\  ) #endif  #define _MCBSP_DRR_FGET(N,FIELD)\    _PER_FGET(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD)  #define _MCBSP_DRR_FSET(N,FIELD,field)\     _PER_FSET(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD,field)	  #define _MCBSP_DRR_FSETS(N,FIELD,SYM)\     _PER_FSETS(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD,##SYM) 	  #define _MCBSP_DRR0_FGET(FIELD) _MCBSP_DRR_FGET(0,##FIELD)  #define _MCBSP_DRR1_FGET(FIELD) _MCBSP_DRR_FGET(1,##FIELD)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DRR2_FGET(FIELD) _MCBSP_DRR_FGET(2,##FIELD)#endif  #define _MCBSP_DRR0_FSET(FIELD,f) _MCBSP_DRR_FSET(0,##FIELD,f)	  #define _MCBSP_DRR1_FSET(FIELD,f) _MCBSP_DRR_FSET(1,##FIELD,f)	#if(_MCBSP_PORT_CNT==3)  	  #define _MCBSP_DRR2_FSET(FIELD,f) _MCBSP_DRR_FSET(2,##FIELD,f)	#endif	  #define _MCBSP_DRR0_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(0,##FIELD,##SYM)  #define _MCBSP_DRR1_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(1,##FIELD,##SYM)#if(_MCBSP_PORT_CNT==3)	  #define _MCBSP_DRR2_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(2,##FIELD,##SYM)	#endif	/******************************************************************************\* _____________________* |                   |* |  D X R            |* |___________________|** DXR0  - serial port 0 data transmit register* DXR1  - serial port 1 data transmit register* DXR2  - serial port 2 data transmit register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (w) DX*\******************************************************************************/  #define _MCBSP_DXR_OFFSET            1#if (C11_SUPPORT | C64_SUPPORT)  #define _MCBSP_DXR0_ADDR             0x30000000u  #define _MCBSP_DXR1_ADDR             0x34000000u#else  #define _MCBSP_DXR0_ADDR             0x018C0004u  #define _MCBSP_DXR1_ADDR             0x01900004u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6202 | CHIP_6203) )  #define _MCBSP_DXR2_ADDR             0x01A40004u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6414 | CHIP_6415 | CHIP_6416))  #define _MCBSP_DXR2_ADDR             0x38000000u#endif  #define _MCBSP_DXR_DX_MASK           0xFFFFFFFFu  #define _MCBSP_DXR_DX_SHIFT          0x00000000u  #define  MCBSP_DXR_DX_DEFAULT        0x00000000u  #define  MCBSP_DXR_DX_OF(x)          _VALUEOF(x)  #define  MCBSP_DXR_OF(x)             _VALUEOF(x)  #define MCBSP_DXR_DEFAULT (Uint32)(\    _PER_FDEFAULT(MCBSP,DXR,DX)\  )  #define MCBSP_DXR_RMK(dr) (Uint32)(\    _PER_FMK(MCBSP,DXR,DX,dr)\  )  #define _MCBSP_DXR_FGET(N,FIELD)\    _PER_FGET(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD)  #define _MCBSP_DXR_FSET(N,FIELD,field)\    _PER_FSET(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD,field)  #define _MCBSP_DXR_FSETS(N,FIELD,SYM)\    _PER_FSETS(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD,##SYM)  #define _MCBSP_DXR0_FGET(FIELD) _MCBSP_DXR_FGET(0,##FIELD)  #define _MCBSP_DXR1_FGET(FIELD) _MCBSP_DXR_FGET(1,##FIELD)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FGET(FIELD) _MCBSP_DXR_FGET(2,##FIELD)#endif  #define _MCBSP_DXR0_FSET(FIELD,f) _MCBSP_DXR_FSET(0,##FIELD,f)  #define _MCBSP_DXR1_FSET(FIELD,f) _MCBSP_DXR_FSET(1,##FIELD,f)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FSET(FIELD,f) _MCBSP_DXR_FSET(2,##FIELD,f)#endif  #define _MCBSP_DXR0_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(0,##FIELD,##SYM)  #define _MCBSP_DXR1_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(1,##FIELD,##SYM)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(2,##FIELD,##SYM)#endif/******************************************************************************\* _____________________* |                   |* |  S P C R          |* |___________________|** SPCR0 - serial port 0 control register* SPCR1 - serial port 1 control register* SPCR2 - serial port 2 control register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (rw) FREE (2)* (rw) SOFT (2)* (rw) FRST* (rw) GRST* (rw) XINTM* (rw) XSYNCERR* (r)  XEMPTY* (r)  XRDY* (rw) XRST* (rw) DLB* (rw) RJUST* (rw) CLKSTP* (rw) DXENA (2)* (rw) RINTM* (rw) RSYNCERR* (r)  RFULL* (r)  RRDY* (rw) RRST** (2) - C11_SUPPORT/C64_SUPPORT only*\******************************************************************************/  #define _MCBSP_SPCR_OFFSET           2  #define _MCBSP_SPCR0_ADDR            0x018C0008u

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩你懂的在线播放| 国产不卡在线播放| 欧美人妖巨大在线| 日韩精品一二三四| 欧美一区二区三区色| 激情文学综合网| 91视频在线看| 成人福利视频在线| 成人av一区二区三区| 成人亚洲一区二区一| 99精品欧美一区二区三区小说| 国产91精品一区二区| 9色porny自拍视频一区二区| 色欧美88888久久久久久影院| 99re成人在线| 91久久精品国产91性色tv | 日韩黄色小视频| 日一区二区三区| 夜色激情一区二区| 偷窥少妇高潮呻吟av久久免费| 激情综合一区二区三区| 麻豆国产一区二区| 亚洲图片另类小说| 国产午夜一区二区三区| 亚洲影视在线观看| 色就色 综合激情| 另类欧美日韩国产在线| 亚洲欧美日韩久久精品| 午夜精品一区二区三区三上悠亚| 91精品免费观看| 成人自拍视频在线| 日韩中文欧美在线| 欧美激情综合网| 欧美三区在线观看| 国产高清亚洲一区| 午夜免费久久看| 国产精品久久久久久一区二区三区| 欧美视频一区二区三区在线观看| 久99久精品视频免费观看| 亚洲免费视频成人| 国产欧美日韩视频在线观看| 欧美日韩一级片在线观看| 成人福利视频在线看| 美女视频免费一区| 亚洲图片有声小说| 国产精品每日更新| 精品捆绑美女sm三区| 欧美亚洲另类激情小说| 风间由美一区二区av101 | 丁香婷婷综合激情五月色| 性欧美大战久久久久久久久| 亚洲国产精品ⅴa在线观看| 日韩视频免费观看高清完整版| 91影院在线免费观看| 国产大陆亚洲精品国产| 久久精品999| 日韩主播视频在线| 亚洲国产一区二区视频| 亚洲视频资源在线| 中文字幕电影一区| 久久综合久久99| 日韩视频永久免费| 777久久久精品| 欧美日韩精品欧美日韩精品一 | gogogo免费视频观看亚洲一| 国产麻豆精品95视频| 免费av成人在线| 亚洲国产精品人人做人人爽| 亚洲天堂网中文字| 中文字幕一区二区日韩精品绯色| 久久夜色精品国产噜噜av| 91精品国模一区二区三区| 正在播放一区二区| 欧美丰满少妇xxxbbb| 欧美人狂配大交3d怪物一区| 欧美日韩极品在线观看一区| 欧美日韩精品久久久| 欧美日韩精品高清| 51精品久久久久久久蜜臀| 在线电影欧美成精品| 制服丝袜中文字幕一区| 日韩三区在线观看| 26uuu色噜噜精品一区二区| 日韩美女一区二区三区四区| 欧美大度的电影原声| 精品精品国产高清a毛片牛牛| 精品国产一区二区三区忘忧草| 精品国产欧美一区二区| 久久久久久免费毛片精品| 欧美韩日一区二区三区| 国产精品国产三级国产aⅴ中文 | 一区二区三区四区五区视频在线观看| 亚洲欧洲美洲综合色网| 一区二区日韩电影| 日韩二区三区在线观看| 九九精品视频在线看| 国产一区欧美日韩| 成人免费视频国产在线观看| 色婷婷一区二区| 欧美一级片在线观看| 久久理论电影网| 国产精品国产三级国产三级人妇| 亚洲精品伦理在线| 日本视频在线一区| 成人午夜激情影院| 在线观看网站黄不卡| 91精品国产高清一区二区三区| 精品捆绑美女sm三区| 亚洲婷婷国产精品电影人久久| 亚洲无人区一区| 国产一区三区三区| 在线免费精品视频| 久久久国产精品午夜一区ai换脸| 国产精品白丝在线| 青青草97国产精品免费观看无弹窗版| 韩国在线一区二区| 日本高清无吗v一区| 欧美成人高清电影在线| 中文字幕一区三区| 老司机免费视频一区二区| 不卡一区二区在线| 日韩欧美你懂的| 一区二区三区欧美激情| 精品午夜久久福利影院| 色综合久久久久久久久| 精品国产不卡一区二区三区| 亚洲视频一区在线| 老鸭窝一区二区久久精品| 色播五月激情综合网| 精品国产91乱码一区二区三区 | 欧美人xxxx| 亚洲欧洲av在线| 韩国在线一区二区| 欧美日韩一二区| 国产精品久久久久一区二区三区共| 亚洲国产婷婷综合在线精品| 成人免费毛片高清视频| 欧美一二三四在线| 亚洲综合久久av| av中文字幕不卡| 久久久无码精品亚洲日韩按摩| 午夜精品福利一区二区三区av| 99精品偷自拍| 国产女人18毛片水真多成人如厕 | 自拍偷拍国产亚洲| 国产高清成人在线| 欧美成人精品二区三区99精品| 亚洲午夜免费电影| 色婷婷综合久久久中文一区二区| 中文字幕精品—区二区四季| 国产一区中文字幕| 日韩女优制服丝袜电影| 午夜精品久久一牛影视| 色狠狠色狠狠综合| 亚洲精品免费在线| 日本电影欧美片| 国产精品电影一区二区| 国产98色在线|日韩| 久久夜色精品国产欧美乱极品| 久久精品国产成人一区二区三区 | 99re热视频这里只精品| 中文字幕av资源一区| 国产精品一卡二| xnxx国产精品| 国产高清无密码一区二区三区| 精品国产乱码久久久久久免费| 麻豆视频观看网址久久| 日韩一区二区三免费高清| 亚洲成a人v欧美综合天堂 | 奇米精品一区二区三区四区| 欧美日韩美女一区二区| 日日夜夜精品视频天天综合网| 欧美猛男gaygay网站| 日韩精品五月天| 日韩一区二区在线播放| 久久99久久精品| 国产午夜精品一区二区三区嫩草 | www.欧美日韩国产在线| 中文字幕一区二区三区av| 色www精品视频在线观看| 亚洲国产视频a| 日韩一区二区在线看片| 国产一区二区0| 专区另类欧美日韩| 欧美三级电影精品| 美女视频一区在线观看| 国产亚洲午夜高清国产拍精品 | 91网站最新地址| 一区二区三区视频在线看| 欧美日本韩国一区二区三区视频| 蜜臀91精品一区二区三区 | 国产一区二区在线观看视频| 国产片一区二区| 欧美亚洲国产怡红院影院| 欧美aaaaa成人免费观看视频| 26uuu欧美| 91福利国产精品| 精品一区二区三区蜜桃| 中文字幕一区二区视频| 91精品国产91久久久久久一区二区|