亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? csl_mcbsphal.h

?? mpeg2_encoder為MPEG2算法的DEMO
?? H
?? 第 1 頁 / 共 5 頁
字號:
/******************************************************************************\*           Copyright (C) 1999-2001 Texas Instruments Incorporated.*                           All Rights Reserved*------------------------------------------------------------------------------* FILENAME...... csl_mcbsphal.h* DATE CREATED.. 06/12/1999* LAST MODIFIED. 08/02/2004 - Adding support for C6418*                10/02/2001*                          - 6713 device addition*                04/21/2004 - Fixed XCR0 bad address*------------------------------------------------------------------------------* REGISTERS** DRR0  - serial port 0 data receive register* DRR1  - serial port 1 data receive register* DRR2  - serial port 2 data receive register (1)* DXR0  - serial port 0 data transmit register* DXR1  - serial port 1 data transmit register* DXR2  - serial port 2 data transmit register (1)* SPCR0 - serial port 0 control register* SPCR1 - serial port 1 control register* SPCR2 - serial port 2 control register (1)* RCR0  - serial port 0 receive control register* RCR1  - serial port 1 receive control register* RCR2  - serial port 2 receive control register (1)* XCR0  - serial port 0 transmit control register* XCR1  - serial port 1 transmit control register* XCR2  - serial port 2 transmit control register (1)* SRGR0 - serial port 0 sample rate generator register* SRGR1 - serial port 1 sample rate generator register* SRGR2 - serial port 2 sample rate generator register (1)* MCR0  - serial port 0 multichannel control register* MCR1  - serial port 1 multichannel control register* MCR2  - serial port 2 multichannel control register (1)* RCER0 - serial port 0 receive channel enable register* RCER1 - serial port 1 receive channel enable register* RCER2 - serial port 2 receive channel enable register (1)* XCER0 - serial port 0 transmit channel enable register* XCER1 - serial port 1 transmit channel enable register* XCER2 - serial port 2 transmit channel enable register (1)* RCERE00 - serial port 0 Enhanced receive channel enable register 0 (2)* RCERE01 - serial port 1 Enhanced receive channel enable register 0 (2)* RCERE02 - serial port 2 Enhanced receive channel enable register 0 (2)* RCERE10 - serial port 0 Enhanced receive channel enable register 1 (2)* RCERE11 - serial port 1 Enhanced receive channel enable register 1 (2)* RCERE12 - serial port 2 Enhanced receive channel enable register 1 (2)* RCERE20 - serial port 0 Enhanced receive channel enable register 2 (2)* RCERE21 - serial port 1 Enhanced receive channel enable register 2 (2)* RCERE22 - serial port 2 Enhanced receive channel enable register 2 (2)* RCERE30 - serial port 0 Enhanced receive channel enable register 3 (2)* RCERE31 - serial port 1 Enhanced receive channel enable register 3 (2)* RCERE32 - serial port 2 Enhanced receive channel enable register 3 (2)* XCERE00 - serial port 0 Enhanced transmit channel enable register 0 (2)* XCERE01 - serial port 1 Enhanced transmit channel enable register 0 (2)* XCERE02 - serial port 2 Enhanced transmit channel enable register 0 (2)* XCERE10 - serial port 0 Enhanced transmit channel enable register 1 (2)* XCERE11 - serial port 1 Enhanced transmit channel enable register 1 (2)* XCERE12 - serial port 2 Enhanced transmit channel enable register 1 (2)* XCERE20 - serial port 0 Enhanced transmit channel enable register 2 (2)* XCERE21 - serial port 1 Enhanced transmit channel enable register 2 (2)* XCERE22 - serial port 2 Enhanced transmit channel enable register 2 (2)* XCERE30 - serial port 0 Enhanced transmit channel enable register 3 (2)* XCERE31 - serial port 1 Enhanced transmit channel enable register 3 (2)* XCERE32 - serial port 2 Enhanced transmit channel enable register 3 (2)* PCR0  - serial port 0 pin control register* PCR1  - serial port 1 pin control register* PCR2  - serial port 2 pin control register (1)** (1) only supported on devices with three serial ports* (2) supported by C64x devices (RCERx replaced by RCERE0x, XCERx replaced by XCERE0x)*\******************************************************************************/#ifndef _CSL_MCBSPHAL_H_#define _CSL_MCBSPHAL_H_#include <csl_stdinc.h>#include <csl_chip.h>#if (MCBSP_SUPPORT)/******************************************************************************\* MISC section\******************************************************************************/#if (CHIP_6202|CHIP_6203|CHIP_6414|CHIP_6415|CHIP_6416)  #define _MCBSP_PORT_CNT        3  #define _MCBSP_BASE_PORT0      0x018C0000u  #define _MCBSP_BASE_PORT1      0x01900000u  #define _MCBSP_BASE_PORT2      0x01A40000u#else  #define _MCBSP_PORT_CNT        2  #define _MCBSP_BASE_PORT0      0x018C0000u  #define _MCBSP_BASE_PORT1      0x01900000u#endif/******************************************************************************\* module level register/field access macros\******************************************************************************/  /* ----------------- */  /* FIELD MAKE MACROS */  /* ----------------- */  #define MCBSP_FMK(REG,FIELD,x)\    _PER_FMK(MCBSP,##REG,##FIELD,x)  #define MCBSP_FMKS(REG,FIELD,SYM)\    _PER_FMKS(MCBSP,##REG,##FIELD,##SYM)  /* -------------------------------- */  /* RAW REGISTER/FIELD ACCESS MACROS */  /* -------------------------------- */  #define MCBSP_ADDR(REG)\    _MCBSP_##REG##_ADDR  #define MCBSP_RGET(REG)\    _PER_RGET(_MCBSP_##REG##_ADDR,MCBSP,##REG)  #define MCBSP_RSET(REG,x)\    _PER_RSET(_MCBSP_##REG##_ADDR,MCBSP,##REG,x)  #define MCBSP_FGET(REG,FIELD)\    _MCBSP_##REG##_FGET(##FIELD)  #define MCBSP_FSET(REG,FIELD,x)\    _MCBSP_##REG##_FSET(##FIELD,##x)  #define MCBSP_FSETS(REG,FIELD,SYM)\    _MCBSP_##REG##_FSETS(##FIELD,##SYM)  /* ------------------------------------------ */  /* ADDRESS BASED REGISTER/FIELD ACCESS MACROS */  /* ------------------------------------------ */  #define MCBSP_RGETA(addr,REG)\    _PER_RGET(addr,MCBSP,##REG)  #define MCBSP_RSETA(addr,REG,x)\    _PER_RSET(addr,MCBSP,##REG,x)  #define MCBSP_FGETA(addr,REG,FIELD)\    _PER_FGET(addr,MCBSP,##REG,##FIELD)  #define MCBSP_FSETA(addr,REG,FIELD,x)\    _PER_FSET(addr,MCBSP,##REG,##FIELD,x)  #define MCBSP_FSETSA(addr,REG,FIELD,SYM)\    _PER_FSETS(addr,MCBSP,##REG,##FIELD,##SYM)  /* ----------------------------------------- */  /* HANDLE BASED REGISTER/FIELD ACCESS MACROS */  /* ----------------------------------------- */  #define MCBSP_ADDRH(h,REG)\    (Uint32)(&((h)->baseAddr[_MCBSP_##REG##_OFFSET]))  #define MCBSP_RGETH(h,REG)\    MCBSP_RGETA(MCBSP_ADDRH(h,##REG),##REG)  #define MCBSP_RSETH(h,REG,x)\    MCBSP_RSETA(MCBSP_ADDRH(h,##REG),##REG,x)  #define MCBSP_FGETH(h,REG,FIELD)\    MCBSP_FGETA(MCBSP_ADDRH(h,##REG),##REG,##FIELD)  #define MCBSP_FSETH(h,REG,FIELD,x)\    MCBSP_FSETA(MCBSP_ADDRH(h,##REG),##REG,##FIELD,x)  #define MCBSP_FSETSH(h,REG,FIELD,SYM)\    MCBSP_FSETSA(MCBSP_ADDRH(h,##REG),##REG,##FIELD,##SYM)/******************************************************************************\* _____________________* |                   |* |  D R R            |* |___________________|** DRR0  - serial port 0 data receive register* DRR1  - serial port 1 data receive register* DRR2  - serial port 2 data receive register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (r) DR*\******************************************************************************/  #define _MCBSP_DRR_OFFSET            0#if (C11_SUPPORT | C64_SUPPORT)  #define _MCBSP_DRR0_ADDR             0x30000000u  #define _MCBSP_DRR1_ADDR             0x34000000u#else  #define _MCBSP_DRR0_ADDR             0x018C0000u  #define _MCBSP_DRR1_ADDR             0x01900000u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6202 | CHIP_6203 ) )  #define _MCBSP_DRR2_ADDR             0x01A40000u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6414 | CHIP_6415 | CHIP_6416))  #define _MCBSP_DRR2_ADDR             0x38000000u#endif  #define _MCBSP_DRR_DR_MASK           0xFFFFFFFFu  #define _MCBSP_DRR_DR_SHIFT          0x00000000u  #define  MCBSP_DRR_DR_DEFAULT        0x00000000u  #define  MCBSP_DRR_DR_OF(x)          _VALUEOF(x)  #define  MCBSP_DRR_OF(x)             _VALUEOF(x)  #define MCBSP_DRR_DEFAULT (Uint32)(\    _PER_FDEFAULT(MCBSP,DRR,DR)\  ) #if (CHIP_6413 | CHIP_6418 | CHIP_6410)  #define MCBSP_DRR_RMK(dr) (Uint32)(\    _PER_FMK(MCBSP,DRR,DR,dr)\  ) #endif  #define _MCBSP_DRR_FGET(N,FIELD)\    _PER_FGET(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD)  #define _MCBSP_DRR_FSET(N,FIELD,field)\     _PER_FSET(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD,field)	  #define _MCBSP_DRR_FSETS(N,FIELD,SYM)\     _PER_FSETS(_MCBSP_DRR##N##_ADDR,MCBSP,DRR,##FIELD,##SYM) 	  #define _MCBSP_DRR0_FGET(FIELD) _MCBSP_DRR_FGET(0,##FIELD)  #define _MCBSP_DRR1_FGET(FIELD) _MCBSP_DRR_FGET(1,##FIELD)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DRR2_FGET(FIELD) _MCBSP_DRR_FGET(2,##FIELD)#endif  #define _MCBSP_DRR0_FSET(FIELD,f) _MCBSP_DRR_FSET(0,##FIELD,f)	  #define _MCBSP_DRR1_FSET(FIELD,f) _MCBSP_DRR_FSET(1,##FIELD,f)	#if(_MCBSP_PORT_CNT==3)  	  #define _MCBSP_DRR2_FSET(FIELD,f) _MCBSP_DRR_FSET(2,##FIELD,f)	#endif	  #define _MCBSP_DRR0_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(0,##FIELD,##SYM)  #define _MCBSP_DRR1_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(1,##FIELD,##SYM)#if(_MCBSP_PORT_CNT==3)	  #define _MCBSP_DRR2_FSETS(FIELD,SYM) _MCBSP_DRR_FSETS(2,##FIELD,##SYM)	#endif	/******************************************************************************\* _____________________* |                   |* |  D X R            |* |___________________|** DXR0  - serial port 0 data transmit register* DXR1  - serial port 1 data transmit register* DXR2  - serial port 2 data transmit register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (w) DX*\******************************************************************************/  #define _MCBSP_DXR_OFFSET            1#if (C11_SUPPORT | C64_SUPPORT)  #define _MCBSP_DXR0_ADDR             0x30000000u  #define _MCBSP_DXR1_ADDR             0x34000000u#else  #define _MCBSP_DXR0_ADDR             0x018C0004u  #define _MCBSP_DXR1_ADDR             0x01900004u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6202 | CHIP_6203) )  #define _MCBSP_DXR2_ADDR             0x01A40004u#endif#if (_MCBSP_PORT_CNT==3 && (CHIP_6414 | CHIP_6415 | CHIP_6416))  #define _MCBSP_DXR2_ADDR             0x38000000u#endif  #define _MCBSP_DXR_DX_MASK           0xFFFFFFFFu  #define _MCBSP_DXR_DX_SHIFT          0x00000000u  #define  MCBSP_DXR_DX_DEFAULT        0x00000000u  #define  MCBSP_DXR_DX_OF(x)          _VALUEOF(x)  #define  MCBSP_DXR_OF(x)             _VALUEOF(x)  #define MCBSP_DXR_DEFAULT (Uint32)(\    _PER_FDEFAULT(MCBSP,DXR,DX)\  )  #define MCBSP_DXR_RMK(dr) (Uint32)(\    _PER_FMK(MCBSP,DXR,DX,dr)\  )  #define _MCBSP_DXR_FGET(N,FIELD)\    _PER_FGET(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD)  #define _MCBSP_DXR_FSET(N,FIELD,field)\    _PER_FSET(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD,field)  #define _MCBSP_DXR_FSETS(N,FIELD,SYM)\    _PER_FSETS(_MCBSP_DXR##N##_ADDR,MCBSP,DXR,##FIELD,##SYM)  #define _MCBSP_DXR0_FGET(FIELD) _MCBSP_DXR_FGET(0,##FIELD)  #define _MCBSP_DXR1_FGET(FIELD) _MCBSP_DXR_FGET(1,##FIELD)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FGET(FIELD) _MCBSP_DXR_FGET(2,##FIELD)#endif  #define _MCBSP_DXR0_FSET(FIELD,f) _MCBSP_DXR_FSET(0,##FIELD,f)  #define _MCBSP_DXR1_FSET(FIELD,f) _MCBSP_DXR_FSET(1,##FIELD,f)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FSET(FIELD,f) _MCBSP_DXR_FSET(2,##FIELD,f)#endif  #define _MCBSP_DXR0_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(0,##FIELD,##SYM)  #define _MCBSP_DXR1_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(1,##FIELD,##SYM)#if (_MCBSP_PORT_CNT==3)  #define _MCBSP_DXR2_FSETS(FIELD,SYM) _MCBSP_DXR_FSETS(2,##FIELD,##SYM)#endif/******************************************************************************\* _____________________* |                   |* |  S P C R          |* |___________________|** SPCR0 - serial port 0 control register* SPCR1 - serial port 1 control register* SPCR2 - serial port 2 control register (1)** (1) only supported on devices with three serial ports** FIELDS (msb -> lsb)* (rw) FREE (2)* (rw) SOFT (2)* (rw) FRST* (rw) GRST* (rw) XINTM* (rw) XSYNCERR* (r)  XEMPTY* (r)  XRDY* (rw) XRST* (rw) DLB* (rw) RJUST* (rw) CLKSTP* (rw) DXENA (2)* (rw) RINTM* (rw) RSYNCERR* (r)  RFULL* (r)  RRDY* (rw) RRST** (2) - C11_SUPPORT/C64_SUPPORT only*\******************************************************************************/  #define _MCBSP_SPCR_OFFSET           2  #define _MCBSP_SPCR0_ADDR            0x018C0008u

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线观看国产一区二区| 国产午夜精品一区二区三区视频| 日韩欧美自拍偷拍| 亚洲欧美激情插 | 国产精品77777| 欧美性色欧美a在线播放| 欧美激情一区二区在线| 美女性感视频久久| 欧美丝袜丝nylons| √…a在线天堂一区| 国产一区二区在线电影| 欧美一级二级三级蜜桃| 亚洲美女偷拍久久| 成人黄色综合网站| 久久久精品欧美丰满| 免费高清成人在线| 欧美嫩在线观看| 亚洲h在线观看| 日本韩国欧美一区| 夜夜嗨av一区二区三区| 色综合天天狠狠| 亚洲欧美日韩国产中文在线| 不卡av在线网| 综合久久给合久久狠狠狠97色 | 天天综合色天天| 欧美主播一区二区三区| 亚洲最大成人网4388xx| 色偷偷久久人人79超碰人人澡| 国产精品国产三级国产三级人妇| 国产精品中文字幕日韩精品| 国产亚洲婷婷免费| 国产精品 欧美精品| 国产日韩精品一区二区三区在线| 狠狠色丁香九九婷婷综合五月| 日韩欧美成人一区| 国产一区二区按摩在线观看| 国产色婷婷亚洲99精品小说| 国产成人精品亚洲777人妖| 国产免费成人在线视频| zzijzzij亚洲日本少妇熟睡| 国产欧美日本一区二区三区| 成人性生交大片| 中文字幕制服丝袜一区二区三区| 91在线视频免费91| 亚洲一区二区三区激情| 678五月天丁香亚洲综合网| 免费在线观看一区| 久久久www成人免费毛片麻豆| 粗大黑人巨茎大战欧美成人| 亚洲日本在线视频观看| 4438x亚洲最大成人网| 精品一区免费av| 国产精品狼人久久影院观看方式| www.66久久| 亚洲超碰精品一区二区| 精品盗摄一区二区三区| 成人黄色国产精品网站大全在线免费观看| 成人欧美一区二区三区黑人麻豆| 在线观看免费亚洲| 国产主播一区二区| 一区二区三区中文字幕电影| 日韩精品中文字幕一区二区三区| 国产91精品一区二区| 亚洲国产精品一区二区久久恐怖片| 欧美一区二区三区四区五区| 国产精品99久久久久久久女警| 亚洲欧美一区二区久久| 91精品黄色片免费大全| av高清久久久| 精品影院一区二区久久久| 亚洲免费在线视频一区 二区| 欧美一区二区三区免费大片| 成人av在线观| 免费在线观看一区二区三区| 亚洲美腿欧美偷拍| 久久久久久综合| 91精品在线免费| 91女神在线视频| 国产成人免费视频| 日韩av电影免费观看高清完整版 | 日韩精品福利网| 中文字幕一区二区三区乱码在线| 日韩一区二区三区观看| 91免费精品国自产拍在线不卡| 精品一区二区三区日韩| 亚洲成人综合在线| 日韩理论在线观看| 国产天堂亚洲国产碰碰| 欧美一区二区三区四区五区| 91福利国产精品| 成人动漫视频在线| 国产一区二区久久| 蜜臀99久久精品久久久久久软件| 亚洲综合精品自拍| 最新中文字幕一区二区三区| 精品日韩一区二区| 日韩欧美国产精品一区| 91麻豆精品国产| 在线播放中文字幕一区| 欧美午夜精品免费| 日本乱人伦aⅴ精品| 不卡一二三区首页| 大尺度一区二区| 高清在线观看日韩| 成人丝袜视频网| 国产电影一区在线| 国产精品一区二区在线播放 | 色综合色狠狠天天综合色| 成人少妇影院yyyy| 国产成a人无v码亚洲福利| 国产麻豆9l精品三级站| 国产一区激情在线| 韩日av一区二区| 国产毛片精品一区| 高潮精品一区videoshd| 国产麻豆9l精品三级站| 国产成a人亚洲精品| 成人永久看片免费视频天堂| 成人精品国产免费网站| 色综合久久88色综合天天| 色综合中文字幕| 欧洲日韩一区二区三区| 欧美精品在线观看播放| 日韩欧美综合一区| 国产日韩一级二级三级| 中文字幕一区在线观看视频| 亚洲人成人一区二区在线观看| 亚洲欧美日韩中文字幕一区二区三区| 亚洲欧美一区二区三区久本道91 | 欧美日韩aaaaa| 欧美一区日韩一区| 久久久精品免费观看| 国产精品毛片大码女人| 亚洲欧美视频在线观看| 日韩精品视频网站| 国产精品性做久久久久久| 91色视频在线| 欧美一区二区免费视频| 欧美激情中文字幕| 亚洲午夜久久久久久久久电影网 | 老司机午夜精品99久久| 国产很黄免费观看久久| 欧美在线三级电影| 久久免费偷拍视频| 亚洲尤物视频在线| 国产一区二区精品久久91| 97精品国产露脸对白| 欧美疯狂性受xxxxx喷水图片| 久久久久久久久久久黄色| 亚洲欧美日韩电影| 激情欧美日韩一区二区| 在线看不卡av| 国产午夜精品久久久久久久| 亚洲国产综合人成综合网站| 国产麻豆精品在线| 69av一区二区三区| 中文字幕在线视频一区| 男女性色大片免费观看一区二区| av影院午夜一区| 精品理论电影在线| 亚洲一线二线三线视频| 国模冰冰炮一区二区| 91亚洲男人天堂| 国产夜色精品一区二区av| 偷窥少妇高潮呻吟av久久免费| yourporn久久国产精品| 26uuu色噜噜精品一区二区| 亚洲一区二区三区四区在线免费观看 | 91精品免费在线观看| 亚洲欧美在线视频观看| 韩国av一区二区三区四区| 欧美日韩亚洲综合一区二区三区 | 99国产精品视频免费观看| 精品粉嫩aⅴ一区二区三区四区| 亚洲国产三级在线| 97久久精品人人做人人爽50路| 精品久久久久久最新网址| 日韩国产欧美在线视频| 欧美午夜影院一区| 亚洲综合区在线| 91色|porny| 亚洲三级免费电影| av激情亚洲男人天堂| 国产精品久久久一本精品 | 欧美色网站导航| 国产精品成人免费精品自在线观看| 国内外精品视频| 精品国产一二三| 久久精品久久99精品久久| 制服丝袜亚洲色图| 丝袜亚洲另类丝袜在线| 欧美男生操女生| 男人的天堂亚洲一区| 欧美一级生活片| 麻豆精品在线播放| 欧美va亚洲va国产综合| 久久99热99| 国产午夜一区二区三区| 成人性生交大片免费| 亚洲欧洲日产国码二区|