亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? m500auc.c

?? RC500的mifare卡開發(fā)備用程序及電路
?? C
?? 第 1 頁 / 共 5 頁
字號:
      }
   }
}

///////////////////////////////////////////////////////////////////////
//         Set   Timeout   LENGTH
///////////////////////////////////////////////////////////////////////
void M500PcdSetTmo(unsigned char tmoLength)
{
   switch(tmoLength)
   {  // timer clock frequency 13,56 MHz
      case 1:                       // short timeout (1,0 ms)
         WriteIO(RegTimerClock,0x07); // TAutoRestart=0,TPrescale=128
         WriteIO(RegTimerReload,0x6a);// TReloadVal = 'h6a =106(dec) 
         break;
      case 2:                       // medium timeout (1,5 ms)
         WriteIO(RegTimerClock,0x07); // TAutoRestart=0,TPrescale=128
         WriteIO(RegTimerReload,0xa0);// TReloadVal = 'ha0 =160(dec) 
         break;
      case 3:                       // medium timeout (6 ms)
         WriteIO(RegTimerClock,0x09); // TAutoRestart=0,TPrescale=4*128
         WriteIO(RegTimerReload,0xa0);// TReloadVal = 'ha0 =160(dec) 
         break;
      case 4:                       // long timeout (9.6 ms)
         WriteIO(RegTimerClock,0x09); // TAutoRestart=0,TPrescale=4*128
         WriteIO(RegTimerReload,0xff);// TReloadVal = 'hff =255(dec) 
         break;
      case 5:                       // long timeout (38.5 ms)
         WriteIO(RegTimerClock,0x0b); // TAutoRestart=0,TPrescale=16*128
         WriteIO(RegTimerReload,0xff);// TReloadVal = 'hff =255(dec) 
         break;
      case 6:                       // long timeout (154 ms)
         WriteIO(RegTimerClock,0x0d); // TAutoRestart=0,TPrescale=64*128
         WriteIO(RegTimerReload,0xff);// TReloadVal = 'hff =255(dec) 
         break;
      case 7:                       // long timeout (616.2 ms)
         WriteIO(RegTimerClock,0x0f); // TAutoRestart=0,TPrescale=256*128
         WriteIO(RegTimerReload,0xff);// TReloadVal = 'hff =255(dec) 
         break;
      default:                       // 
         WriteIO(RegTimerClock,0x07); // TAutoRestart=0,TPrescale=128
         WriteIO(RegTimerReload,tmoLength);// TReloadVal = 'h6a =tmoLength(dec) 
         break;
   }     
}

//////////////////////////////////////////////////////////////////////
//       WRITE   A   PCD   COMMAND 
///////////////////////////////////////////////////////////////////////
char  M500PcdCmd(unsigned char cmd,
               volatile unsigned char* send, 
               volatile unsigned char* rcv,
               volatile MfCmdInfo *info)
{     
   char          idata status    = MI_OK;
   char          idata tmpStatus ;
   unsigned char idata lastBits;

   unsigned char idata irqEn     = 0x00;
   unsigned char idata waitFor   = 0x00;
   unsigned char idata timerCtl  = 0x00;

   WriteIO(RegInterruptEn,0x7F); // disable all interrupts
   WriteIO(RegInterruptRq,0x7F); // reset interrupt requests
   WriteIO(RegCommand,PCD_IDLE); // terminate probably running command

   FlushFIFO();            // flush FIFO buffer

   // save info structures to module pointers
   MpIsrInfo = info;  
   MpIsrOut  = send;
   MpIsrIn   = rcv;

   info->irqSource = 0x0; // reset interrupt flags
   // depending on the command code, appropriate interrupts are enabled (irqEn)
   // and the commit interrupt is choosen (waitFor).
   switch(cmd)
   {
      case PCD_IDLE:                   // nothing else required
         irqEn = 0x00;
         waitFor = 0x00;
         break;
      case PCD_WRITEE2:                // LoAlert and TxIRq
         irqEn = 0x11;
         waitFor = 0x10;
         break;
      case PCD_READE2:                 // HiAlert, LoAlert and IdleIRq
         irqEn = 0x07;
         waitFor = 0x04;
         break;
      case PCD_LOADCONFIG:             // IdleIRq
      case PCD_LOADKEYE2:              // IdleIRq
      case PCD_AUTHENT1:               // IdleIRq
         irqEn = 0x05;
         waitFor = 0x04;
         break;
      case PCD_CALCCRC:                // LoAlert and TxIRq
         irqEn = 0x11;
         waitFor = 0x10;
         break;
      case PCD_AUTHENT2:               // IdleIRq
         irqEn = 0x04;
         waitFor = 0x04;
         break;
      case PCD_RECEIVE:                // HiAlert and IdleIRq
         info->nBitsReceived = -(ReadIO(RegBitFraming) >> 4);
         irqEn = 0x06;
         waitFor = 0x04;
         break;
      case PCD_LOADKEY:                // IdleIRq
         irqEn = 0x05;
         waitFor = 0x04;
         break;
      case PCD_TRANSMIT:               // LoAlert and IdleIRq
         irqEn = 0x05;
         waitFor = 0x04;
         break;
      case PCD_TRANSCEIVE:             // TxIrq, RxIrq, IdleIRq and LoAlert
	 info->nBitsReceived = -(ReadIO(RegBitFraming) >> 4);
         irqEn = 0x3D;
         waitFor = 0x04;
         break;
      default:
         status = MI_UNKNOWN_COMMAND;
   }        
   if (status == MI_OK)
   {
      // Initialize uC Timer for global Timeout management
      irqEn |= 0x20;                        // always enable timout irq
      waitFor |= 0x20;                      // always wait for timeout 

      start_timeout(4000);          // initialise and start guard timer for reader
      				    // 50us resolution, 200ms
      
      WriteIO(RegInterruptEn,irqEn | 0x80);  //necessary interrupts are enabled
      WriteIO(RegCommand,cmd);               //start command   

      // wait for commmand completion
      // a command is completed, if the corresponding interrupt occurs
      // or a timeout is signaled  

      while (!(MpIsrInfo->irqSource & waitFor
               || T2IR));                // wait for cmd completion or timeout

      WriteIO(RegInterruptEn,0x7F);          // disable all interrupts
      WriteIO(RegInterruptRq,0x7F);          // clear all interrupt requests
      SetBitMask(RegControl,0x04);           // stop timer now

      stop_timeout();  			// stop timeout for reader
      WriteIO(RegCommand,PCD_IDLE);          // reset command register


      if (!(MpIsrInfo->irqSource & waitFor))   // reader has not terminated
      {                                // timer 2 expired
         status = MI_ACCESSTIMEOUT;
      }
      else
         status = MpIsrInfo->status;           // set status

      if (status == MI_OK)                     // no timeout error occured
      {
         if (tmpStatus = (ReadIO(RegErrorFlag) & 0x17)) // error occured
         {
            if (tmpStatus & 0x01)   // collision detected
            {
               info->collPos = ReadIO(RegCollpos); // read collision position
               status = MI_COLLERR;
            }
            else
            {
               info->collPos = 0;
               if (tmpStatus & 0x02)   // parity error
               {
                  status = MI_PARITYERR;
               }
            }
            if (tmpStatus & 0x04)   // framing error
            {
               status = MI_FRAMINGERR;
            }
            if (tmpStatus & 0x10)   // FIFO overflow
            {
               FlushFIFO();
               status = MI_OVFLERR;
            }
 	    if (tmpStatus & 0x08) //CRC error
	    {
               status = MI_CRCERR;
	    }	
            if (status == MI_OK)
               status = MI_NY_IMPLEMENTED;
            // key error occures always, because of 
            // missing crypto 1 keys loaded
         }
         // if the last command was TRANSCEIVE, the number of 
         // received bits must be calculated - even if an error occured
         if (cmd == PCD_TRANSCEIVE)
         {
            // number of bits in the last byte
            lastBits = ReadIO(RegSecondaryStatus) & 0x07;
            if (lastBits)
               info->nBitsReceived += (info->nBytesReceived-1) * 8 + lastBits;
            else
               info->nBitsReceived += info->nBytesReceived * 8;
         }
      }
      else
      {
         info->collPos = 0x00;
      }
   }
   MpIsrInfo = 0;         // reset interface variables for ISR
   MpIsrOut  = 0;
   MpIsrIn   = 0; 
   return status;
}   

//////////////////////////////////////////////////////////////////////
//   SET   A   BIT   MASK 
///////////////////////////////////////////////////////////////////////
char SetBitMask(unsigned char reg,unsigned char mask) // 
{
   char idata tmp = 0x0;

   tmp = ReadIO(reg);
   WriteIO(reg,tmp | mask);  // set bit mask
   return 0x0;
}

//////////////////////////////////////////////////////////////////////
//   CLEAR   A   BIT   MASK 
///////////////////////////////////////////////////////////////////////
char ClearBitMask(unsigned char reg,unsigned char mask) // 
{
   char idata tmp = 0x0;

   tmp = ReadIO(reg);
   WriteIO(reg,tmp & ~mask);  // clear bit mask
   return 0x0;
}

///////////////////////////////////////////////////////////////////////
//                  FLUSH    FIFO
///////////////////////////////////////////////////////////////////////
void FlushFIFO(void)
{  
   SetBitMask(RegControl,0x01);
}

///////////////////////////////////////////////////////////////////////
//      MIFARE   MODULE   RESET 
///////////////////////////////////////////////////////////////////////
char M500PcdReset(void)
{
   char idata status = MI_OK;
   
   RC500RST = 0;  // clear reset pin
   delay_1ms(25);  // wait for 25ms    
   RC500RST = 1;   // reset RC500
   delay_50us(50);  // wait for 2.5ms
   RC500RST = 0;  // clear reset pin

   start_timeout(42000); 	// count down with a period of 50 us
   			        // 42000 * 50 us = 2.1 s  開始延時
   
  // wait until reset command recognized
   while (((ReadRawIO(RegCommand) & 0x3F) != 0x3F) && !T2IR);
   // while reset sequence in progress
   while ((ReadRawIO(RegCommand) & 0x3F) && !T2IR); 
   
   stop_timeout();  		// stop timeout counter 停止延時計數(shù)

   if (T2IR) 		// If reader timeout occurs
   {
      status = MI_RESETERR; // respose of reader IC is not correct
      T2IR   = 0;
   }
   else
   {
      WriteRawIO(RegPage,0x80); // Dummy access in order to determine the bus 
                                // configuration
      // necessary read access 
      // after first write access, the returned value
      // should be zero ==> interface recognized
      if (ReadRawIO(RegCommand) != 0x00)
      {                           
          status = MI_INTERFACEERR;
      }
      WriteRawIO(RegPage,0x00); // configure to linear address mode
      	
   }
   return status;
}

///////////////////////////////////////////////////////////////////////
//      MIFARE   MODULE   CONFIGURATION
///////////////////////////////////////////////////////////////////////
char M500PcdConfig(void)
{
   char idata status;
   char idata i;
   char idata j;

   if ((status = M500PcdReset()) == MI_OK)
   {
     // test clock Q calibration - value in the range of 0x46 expected
     WriteIO(RegClockQControl,0x0);
     WriteIO(RegClockQControl,0x40);
     delay_50us(2);  // wait approximately 100 us - calibration in progress
     ClearBitMask(RegClockQControl,0x40); // clear bit ClkQCalib for 
                                          // further calibration

     // The following values for RegBitPhase and
     // RegRxThreshold represents an optimal
     // value for our demo package. For user
     // implementation some changes could be
     // necessary
     // initialize bit phase
     WriteIO(RegBitPhase,0xAD);      

     // initialize minlevel
     WriteIO(RegRxThreshold,0xFF);   
  
     // disable auto power down
     WriteIO(RegRxControl2,0x01);

     // Depending on the processing speed of the
     // operation environment, the waterlevel 
     // can be adapted. (not very critical for
     // mifare applications)
     // initialize waterlevel to value 4
     WriteIO(RegFIFOLevel,0x04);   
     
     //Timer configuration
     WriteIO(RegTimerControl,0x02);  // TStopRxEnd=0,TStopRxBeg=0,
                                     // TStartTxEnd=1,TStartTxBeg=0  
                           // timer must be stopped manually
     M500PcdSetTmo(1);               // short timeout

     WriteIO(RegIRqPinConfig,0x03); // interrupt active low enable

     M500PcdRfReset(1);            // Rf - reset and enable output driver   

     // initialize internal key memory     
     for (i = 0; i < 16; i++)
        for (j = 0; j < 12; j++)
           MKeys[i][j] = 0xff;
   }
   return status;
}

///////////////////////////////////////////////////////////////////////
//          MIFARE   REMOTE   ANTENNA
//  Configuration of slave module
///////////////////////////////////////////////////////////////////////
char M500PcdMfInOutSlaveConfig(void)
{
   char idata status = MI_OK;

   FlushFIFO();    // empty FIFO
   ResetInfo(MInfo);   
   MSndBuffer[0] = 0x10; // addr low byte

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕在线观看不卡视频| 91影视在线播放| 欧美久久久久久久久久| 亚洲国产精品久久人人爱| 欧洲日韩一区二区三区| 亚洲国产一区二区在线播放| 欧美日韩国产天堂| 日韩黄色免费电影| 制服.丝袜.亚洲.中文.综合| 青青国产91久久久久久| 日韩欧美美女一区二区三区| 激情综合色播五月| 欧美国产日韩精品免费观看| 成av人片一区二区| 一区二区三区鲁丝不卡| 4438x亚洲最大成人网| 蜜臀a∨国产成人精品| 国产亚洲精品久| 色域天天综合网| 日韩av高清在线观看| 日韩一区二区三区在线视频| 国产剧情一区二区| 亚洲男女毛片无遮挡| 欧美影院一区二区三区| 美女视频黄a大片欧美| 久久久精品国产99久久精品芒果| 成人免费福利片| 亚洲国产毛片aaaaa无费看| 日韩午夜av一区| www.在线欧美| 午夜精品久久久久| 中文成人av在线| 欧美日韩成人一区| 国产精品1区2区| 一区二区三区小说| 精品美女一区二区| 色偷偷一区二区三区| 国模娜娜一区二区三区| 亚洲欧美乱综合| 久久亚洲捆绑美女| 欧美亚洲综合网| 国产福利一区二区| 亚洲成人动漫一区| 欧美国产日产图区| 日韩一区二区电影网| 91网站在线观看视频| 紧缚捆绑精品一区二区| 一区二区三区四区在线| 国产午夜一区二区三区| 欧美午夜精品理论片a级按摩| 国模娜娜一区二区三区| 午夜免费久久看| 亚洲精品少妇30p| 亚洲国产精品传媒在线观看| 7799精品视频| 91久久香蕉国产日韩欧美9色| 国产a区久久久| 美洲天堂一区二卡三卡四卡视频| 一区二区免费视频| 国产精品水嫩水嫩| 久久久美女毛片| 欧美一区二区女人| 欧美日韩国产a| 一本色道久久综合亚洲91| 国产高清视频一区| 国产最新精品免费| 精品一区免费av| 天天综合网 天天综合色| **欧美大码日韩| 久久久电影一区二区三区| 日韩一区二区三区三四区视频在线观看| 91麻豆6部合集magnet| 国产成人福利片| 国产风韵犹存在线视精品| 美女一区二区在线观看| 日韩专区中文字幕一区二区| 亚洲成人午夜影院| 亚洲福中文字幕伊人影院| 亚洲精品国产一区二区精华液| 中文字幕在线免费不卡| 国产精品久久久久久一区二区三区| 久久毛片高清国产| 久久综合久久鬼色| 欧美va亚洲va国产综合| 宅男噜噜噜66一区二区66| 91麻豆产精品久久久久久 | 麻豆精品国产传媒mv男同| 国产精品色婷婷久久58| 国产精品初高中害羞小美女文| 欧美一区二区三区在线观看| 日韩一区二区三区电影在线观看| 色综合天天综合网天天看片| 色综合色狠狠综合色| 国产福利一区二区三区视频 | 精品国产欧美一区二区| 精品国产三级a在线观看| 欧美一级黄色片| 亚洲精品在线网站| 欧美xingq一区二区| 国产免费观看久久| 久久精品日韩一区二区三区| 亚洲国产成人在线| 中文字幕一区av| 亚洲欧美日韩久久| 一区二区三区 在线观看视频| 亚洲成人中文在线| 日本中文在线一区| 国产激情视频一区二区在线观看 | 亚洲黄一区二区三区| 三级不卡在线观看| 精品午夜一区二区三区在线观看| 国产精品18久久久久久久久| 久久久久久久久久久久久久久99| 精品国产第一区二区三区观看体验 | 欧美日韩一本到| 欧美日韩午夜在线视频| 久久免费电影网| 美女被吸乳得到大胸91| 成人免费视频国产在线观看| 国产欧美日韩三级| 成人午夜视频免费看| 一区在线观看免费| 国产乱色国产精品免费视频| 综合av第一页| 欧美三级日本三级少妇99| 欧美色网一区二区| 国产精品久久看| 日韩一区精品字幕| 色域天天综合网| 亚洲久草在线视频| 成人av免费在线播放| 欧美色图激情小说| 亚洲午夜久久久久久久久电影网| 亚洲大尺度视频在线观看| 国产女人18毛片水真多成人如厕| 一区在线观看视频| 欧美96一区二区免费视频| 久久不见久久见免费视频1| 北条麻妃国产九九精品视频| 欧美性大战久久久| 久久精品亚洲麻豆av一区二区| 亚洲人成网站影音先锋播放| 免费成人小视频| 99精品黄色片免费大全| 精品国产一区二区亚洲人成毛片| 成人欧美一区二区三区白人| 精品一区二区在线免费观看| 99视频一区二区三区| 2023国产精品| 亚洲色图视频网| 成人av在线播放网站| 日韩一级片网站| 一区二区三区资源| 不卡视频在线看| 欧美一区二区日韩一区二区| 亚洲午夜私人影院| caoporen国产精品视频| 国产色91在线| 奇米一区二区三区av| 8v天堂国产在线一区二区| 亚洲欧美日韩国产中文在线| 不卡视频在线看| 久久在线观看免费| 老汉av免费一区二区三区| 欧美亚洲国产一区在线观看网站| 亚洲免费高清视频在线| 韩国视频一区二区| 99精品在线免费| 国产呦萝稀缺另类资源| 亚洲综合久久久| 中文字幕av一区 二区| 99re视频这里只有精品| 亚洲欧美日韩久久| 国产亚洲欧美一区在线观看| 91麻豆精品国产| 风流少妇一区二区| 欧美自拍偷拍一区| 日韩视频免费直播| 久久综合一区二区| 亚洲国产日日夜夜| 免费观看成人鲁鲁鲁鲁鲁视频| 久久精品国产99久久6| 91麻豆精品在线观看| 日韩欧美国产麻豆| 国产精品免费久久久久| 麻豆成人久久精品二区三区小说| 国产欧美一区二区精品性色超碰| 精品福利在线导航| 精品日韩一区二区三区免费视频| 日韩欧美激情一区| www国产成人| 久久久久久久网| 国产精品久久久久久一区二区三区 | 亚洲制服丝袜av| 97国产精品videossex| 国产精品高潮久久久久无| 日本精品视频一区二区三区| 亚洲欧美色综合| 欧美人xxxx| 天天操天天色综合|