亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s3c2410.h

?? ARM-LINUX,基于S3c2410處理器的開發板實驗源代碼
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* * vivi/include/s3c2400.h * * Definition of constants related to the S3C2410 microprocessor(based on ARM 290T). * This file is based on the S3C2400 User Manual 2002,01,23. * * Copyright (C) 2002 MIZI Research, Inc. * *  Author: Janghoon Lyu <nandy@mizi.com> *  Date  : $Date: 2002/10/11 02:27:29 $ * *  $Revision: 1.8 $ *//* * History *  * 2002-05-14: Janghoon Lyu <nandy@mizi.com> *    - Initial code */#include "hardware.h"#include "bitfield.h"#define USR26_MODE		0x00#define FIQ26_MODE		0x01#define IRQ26_MODE		0x02#define SVC26_MODE		0x03#define USR_MODE		0x10#define FIQ_MODE		0x11#define IRQ_MODE		0x12#define SVC_MODE		0x13#define ABT_MODE		0x17#define UND_MODE		0x1b#define SYSTEM_MODE		0x1f#define MODE_MASK		0x1f#define F_BIT			0x40#define I_BIT			0x80#define CC_V_BIT		(1 << 28)#define CC_C_BIT		(1 << 29)#define CC_Z_BIT		(1 << 30)#define CC_N_BIT		(1 << 31)/* Memory Controller */#define MEM_CTL_BASE		0x48000000#define bMEMCTL(Nb)		__REGl(MEM_CTL_BASE + (Nb))/* Offset */#define oBWSCON			0x00	/* R/W, Bus width and wait status ctrl reg. */#define oBANKCON0		0x04	/* R/W, Bank 0 control reg. */#define oBANKCON1		0x08	/* R/W, Bank 1 control reg. */#define oBANKCON2		0x0C	/* R/W, Bank 2 control reg. */#define oBANKCON3		0x10	/* R/W, Bank 3 control reg. */#define oBANKCON4		0x14	/* R/W, Bank 4 control reg. */#define oBANKCON5		0x18	/* R/W, Bank 5 control reg. */#define oBANKCON6		0x1C	/* R/W, Bank 6 control reg. */#define oBANKCON7		0x20	/* R/W, Bank 7 control reg. */#define oREFRESH		0x24	/* R/W, SDRAM refresh control register */#define oBANKSIZE		0x28	/* R/W, Flexible bank size register */#define oMRSRB6			0x2C	/* R/W, Mode register set register bank 6 */#define oMRSRB7			0x2C	/* R/W, Mode register set register bank 7 *//* Registers */#define BWSCON			bMEMCTL(oBWSCON)#define BANKCON0		bMEMCTL(oBANKCON0)#define BANKCON1		bMEMCTL(oBANKCON1)#define BANKCON2		bMEMCTL(oBANKCON2)#define BANKCON3		bMEMCTL(oBANKCON3)#define BANKCON4		bMEMCTL(oBANKCON4)#define BANKCON5		bMEMCTL(oBANKCON5)#define BANKCON6		bMEMCTL(oBANKCON6)#define BANKCON7		bMEMCTL(oBANKCON7)#define REFRESH			bMEMCTL(oREFRESH)#define BANKSIZE		bMEMCTL(oBANKSIZE)#define MRSRB6			bMEMCTL(oMRSRB6)#define MRSRB7			bMEMCTL(oMRSRB7)/* Bits */#define SELF_REFRESH		(1 << 22)/* Clock and Power Management */#define CLK_CTL_BASE		0x4C000000#define bCLKCTL(Nb)		__REGl(CLK_CTL_BASE + (Nb))/* Offset */#define oLOCKTIME		0x00	/* R/W, PLL lock time count register */#define oMPLLCON		0x04	/* R/W, MPLL configuration register */#define oUPLLCON		0x08	/* R/W, UPLL configuration register */#define oCLKCON			0x0C	/* R/W, Clock generator control reg. */#define oCLKSLOW		0x10	/* R/W, Slow clock control register */#define oCLKDIVN		0x14	/* R/W, Clock divider control *//* Registers */#define LOCKTIME		bCLKCTL(oLOCKTIME)#define MPLLCON			bCLKCTL(oMPLLCON)#define UPLLCON			bCLKCTL(oUPLLCON)#define CLKCON			bCLKCTL(oCLKCON)#define CLKSLOW			bCLKCTL(oCLKSLOW)#define CLKDIVN			bCLKCTL(oCLKDIVN)/* Fields */#define fMPLL_MDIV		Fld(8,12)#define fMPLL_PDIV		Fld(6,4)#define fMPLL_SDIV		Fld(2,0)/* macros */#define GET_MDIV(x)		FExtr(x, fMPLL_MDIV)#define GET_PDIV(x)		FExtr(x, fMPLL_PDIV)#define GET_SDIV(x)		FExtr(x, fMPLL_SDIV)/* GPIO */#define GPIO_CTL_BASE		0x56000000#define bGPIO(p,o)		__REGl(GPIO_CTL_BASE + (p) + (o))/* Offset */#define oGPIO_CON		0x0	/* R/W, Configures the pins of the port */#define oGPIO_DAT		0x4	/* R/W,	Data register for port */#define oGPIO_UP		0x8	/* R/W, Pull-up disable register */#define oGPIO_RESERVED		0xC	/* R/W, Reserved */#define oGPIO_A			0x00#define oGPIO_B			0x10#define oGPIO_C			0x20#define oGPIO_D			0x30#define oGPIO_E			0x40#define oGPIO_F			0x50#define oGPIO_G			0x60#define oGPIO_H			0x70#define oMISCCR			0x80	/* R/W, Miscellaneous control register */#define oDCLKCON		0x84	/* R/W, DCLK0/1 control register */#define oEXTINT0		0x88	/* R/W, External interrupt control reg. 0 */#define oEXTINT1		0x8C	/* R/W, External interrupt control reg. 1 */#define oEXTINT2		0x90	/* R/W, External interrupt control reg. 2 */#define oEINTFLT0		0x94	/* R/W, Reserved */#define oEINTFLT1		0x98	/* R/W, Reserved */#define oEINTFLT2		0x9C	/* R/W, External interrupt control reg. 2 */#define oEINTFLT3		0xA0	/* R/W, External interrupt control reg. 3 */#define oEINTMASK		0xA4	/* R/W, External interrupt mask register */#define oEINTPEND		0xA8	/* R/W, External interrupt pending reg. *//* Registers */#define GPACON			bGPIO(oGPIO_A, oGPIO_CON)#define GPADAT			bGPIO(oGPIO_A, oGPIO_DAT)#define GPBCON			bGPIO(oGPIO_B, oGPIO_CON)#define GPBDAT			bGPIO(oGPIO_B, oGPIO_DAT)#define GPBUP			bGPIO(oGPIO_B, oGPIO_UP)#define GPCCON			bGPIO(oGPIO_C, oGPIO_CON)#define GPCDAT			bGPIO(oGPIO_C, oGPIO_DAT)#define GPCUP			bGPIO(oGPIO_C, oGPIO_UP)#define GPDCON			bGPIO(oGPIO_D, oGPIO_CON)#define GPDDAT			bGPIO(oGPIO_D, oGPIO_DAT)#define GPDUP			bGPIO(oGPIO_D, oGPIO_UP)#define GPECON			bGPIO(oGPIO_E, oGPIO_CON)#define GPEDAT			bGPIO(oGPIO_E, oGPIO_DAT)#define GPEUP			bGPIO(oGPIO_E, oGPIO_UP)#define GPFCON			bGPIO(oGPIO_F, oGPIO_CON)#define GPFDAT			bGPIO(oGPIO_F, oGPIO_DAT)#define GPFUP			bGPIO(oGPIO_F, oGPIO_UP)#define GPGCON			bGPIO(oGPIO_G, oGPIO_CON)#define GPGDAT			bGPIO(oGPIO_G, oGPIO_DAT)#define GPGUP			bGPIO(oGPIO_G, oGPIO_UP)#define GPHCON			bGPIO(oGPIO_H, oGPIO_CON)#define GPHDAT			bGPIO(oGPIO_H, oGPIO_DAT)#define GPHUP			bGPIO(oGPIO_H, oGPIO_UP)#define MISCCR			bGPIO(oMISCCR, 0)#define DCLKCON			bGPIO(oDCLKCON, 0)#define EXTINT0			bGPIO(oEXTINT0, 0)#define EXTINT1			bGPIO(oEXTINT1, 0)#define EXTINT2			bGPIO(oEXTINT2, 0)#define EINTFLT0		bGPIO(oEINTFLT0, 0)#define EINTFLT1		bGPIO(oEINTFLT1, 0)#define EINTFLT2		bGPIO(oEINTFLT2, 0)#define EINTFLT3		bGPIO(oEINTFLT3, 0)#define EINTMASK		bGPIO(oEINTMASK, 0)#define EINTPEND		bGPIO(oEINTPEND, 0)/* UART */#define UART_CTL_BASE		0x50000000#define UART0_CTL_BASE		UART_CTL_BASE#define UART1_CTL_BASE		UART_CTL_BASE + 0x4000#define UART2_CTL_BASE		UART_CTL_BASE + 0x8000#define bUART(x, Nb)		__REGl(UART_CTL_BASE + (x)*0x4000 + (Nb))#define bUARTb(x, Nb)		__REGb(UART_CTL_BASE + (x)*0x4000 + (Nb))/* Offset */#define oULCON			0x00	/* R/W, UART line control register */#define oUCON			0x04	/* R/W, UART control register */#define oUFCON			0x08	/* R/W, UART FIFO control register */#define oUMCON			0x0C	/* R/W, UART modem control register */#define oUTRSTAT		0x10	/* R  , UART Tx/Rx status register */#define oUERSTAT		0x14	/* R  , UART Rx error status register */#define oUFSTAT			0x18	/* R  , UART FIFO status register */#define oUMSTAT			0x1C	/* R  , UART Modem status register */#define oUTXHL			0x20	/*   W, UART transmit(little-end) buffer */#define oUTXHB			0x23	/*   W, UART transmit(big-end) buffer */#define oURXHL			0x24	/* R  , UART receive(little-end) buffer */#define oURXHB			0x27	/* R  , UART receive(big-end) buffer */#define oUBRDIV			0x28	/* R/W, Baud rate divisor register *//* Registers */#define ULCON0			bUART(0, oULCON)#define UCON0			bUART(0, oUCON)#define UFCON0			bUART(0, oUFCON)#define UMCON0			bUART(0, oUMCON)#define UTRSTAT0		bUART(0, oUTRSTAT)#define UERSTAT0		bUART(0, oUERSTAT)#define UFSTAT0			bUART(0, oUFSTAT)#define UMSTAT0			bUART(0, oUMSTAT)#define UTXH0			bUARTb(0, oUTXHL)#define URXH0			bUARTb(0, oURXHL)#define UBRDIV0			bUART(0, oUBRDIV)#define ULCON1			bUART(1, oULCON)#define UCON1			bUART(1, oUCON)#define UFCON1			bUART(1, oUFCON)#define UMCON1			bUART(1, oUMCON)#define UTRSTAT1		bUART(1, oUTRSTAT)#define UERSTAT1		bUART(1, oUERSTAT)#define UFSTAT1			bUART(1, oUFSTAT)#define UMSTAT1			bUART(1, oUMSTAT)#define UTXH1			bUARTb(1, oUTXHL)#define URXH1			bUARTb(1, oURXHL)#define UBRDIV1			bUART(1, oUBRDIV)#define ULCON2			bUART(2, oULCON)#define UCON2			bUART(2, oUCON)#define UFCON2			bUART(2, oUFCON)#define UMCON2			bUART(2, oUMCON)#define UTRSTAT2		bUART(2, oUTRSTAT)#define UERSTAT2		bUART(2, oUERSTAT)#define UFSTAT2			bUART(2, oUFSTAT)#define UMSTAT2			bUART(2, oUMSTAT)#define UTXH2			bUARTb(2, oUTXHL)#define URXH2			bUARTb(2, oURXHL)#define UBRDIV2			bUART(2, oUBRDIV)/* ... */#define UTRSTAT_TX_EMPTY	(1 << 2)#define UTRSTAT_RX_READY	(1 << 0)#define UART_ERR_MASK		0xF /* Interrupts */#define INT_CTL_BASE		0x4A000000#define bINT_CTL(Nb)		__REG(INT_CTL_BASE + (Nb))/* Offset */#define oSRCPND			0x00

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久99日本精品| 《视频一区视频二区| 蜜臂av日日欢夜夜爽一区| 欧美电影一区二区| 久久激情综合网| 国产欧美日本一区二区三区| 丁香婷婷综合激情五月色| 欧美激情综合五月色丁香小说| 国产激情偷乱视频一区二区三区| 国产精品无人区| 91老师片黄在线观看| 一区二区久久久| 91精品国产高清一区二区三区 | 国产亚洲综合在线| 国产不卡免费视频| 一区二区三区精密机械公司| 制服丝袜日韩国产| 国产精品一品视频| 一区二区三区在线高清| 欧美一卡二卡三卡| 99视频热这里只有精品免费| 亚洲二区视频在线| 国产亚洲一区二区三区在线观看| 99久久精品情趣| 日韩电影网1区2区| 久久一留热品黄| 91激情五月电影| 韩国v欧美v日本v亚洲v| 亚洲美女电影在线| 精品国精品国产尤物美女| 99精品久久99久久久久| 蜜臀av性久久久久av蜜臀妖精| 国产精品传媒视频| 欧美成人精品3d动漫h| 91麻豆免费观看| 国产一区二区在线观看视频| 一区二区三区中文字幕精品精品 | 国产一区91精品张津瑜| 亚洲乱码国产乱码精品精的特点| 欧美成人精品3d动漫h| 欧洲精品一区二区三区在线观看| 久久97超碰国产精品超碰| 一区二区三区中文字幕在线观看| 日韩女优视频免费观看| 欧美制服丝袜第一页| 国产成人av网站| 久久99精品久久久久久国产越南 | 亚洲成人先锋电影| 国产午夜精品一区二区三区四区| 欧美理论片在线| 99久久婷婷国产综合精品电影| 精品一区二区三区不卡| 亚洲一区二区三区四区的| 中文字幕精品三区| 日韩精品在线网站| 欧美一二三区精品| 欧美色图在线观看| 91色.com| 91在线你懂得| jiyouzz国产精品久久| 国产乱人伦精品一区二区在线观看| 亚洲成a人片在线不卡一二三区| 国产精品久久免费看| 久久只精品国产| 精品国产青草久久久久福利| 69p69国产精品| 91网页版在线| www.成人在线| 99精品久久久久久| 99r国产精品| 国产**成人网毛片九色| 高清不卡一区二区| 成人免费va视频| 国产成人免费xxxxxxxx| 国产盗摄女厕一区二区三区| 国模无码大尺度一区二区三区| 精品亚洲成a人在线观看| 精品一区二区三区在线观看国产| 日韩av网站在线观看| 青青国产91久久久久久| 免费人成精品欧美精品| 蜜臀av一区二区| 韩国欧美国产一区| 国产精品一区免费在线观看| 国产剧情在线观看一区二区 | 国产一区二区三区香蕉| 国产在线播放一区三区四| 国产真实乱子伦精品视频| 国产麻豆欧美日韩一区| 国产精品亚洲成人| www.日韩大片| 91一区二区在线| 欧美亚洲自拍偷拍| 制服丝袜国产精品| 精品成人一区二区三区四区| 国产欧美视频一区二区| **网站欧美大片在线观看| 亚洲一区二区在线免费观看视频| 午夜亚洲国产au精品一区二区| 日日噜噜夜夜狠狠视频欧美人| 美女国产一区二区| 国产成人精品aa毛片| 欧洲一区二区三区在线| 欧美一级日韩一级| 国产欧美精品国产国产专区| 亚洲免费高清视频在线| 亚洲不卡av一区二区三区| 精一区二区三区| a美女胸又www黄视频久久| 欧美日韩一区小说| 久久久噜噜噜久噜久久综合| 综合欧美一区二区三区| 人人爽香蕉精品| 不卡av在线免费观看| 88在线观看91蜜桃国自产| 久久久久九九视频| 一区二区三区波多野结衣在线观看| 日韩av在线播放中文字幕| 国产大片一区二区| 欧美精品视频www在线观看| 久久蜜桃一区二区| 亚洲一级电影视频| 国产成人综合视频| 777久久久精品| 国产精品电影院| 久久精品国产亚洲aⅴ| av高清久久久| 精品福利在线导航| 亚洲第一会所有码转帖| av网站免费线看精品| 精品日韩在线观看| 亚洲成人av在线电影| www.日韩av| 久久精品亚洲一区二区三区浴池| 毛片av中文字幕一区二区| 一本大道综合伊人精品热热| 欧美成人一区二区三区片免费| 樱桃视频在线观看一区| 高清视频一区二区| 日韩免费一区二区| 五月开心婷婷久久| 91视频在线观看免费| 久久亚洲一区二区三区四区| 亚洲成人av一区| 91麻豆.com| 成人欧美一区二区三区小说| 国产一区二区三区四| 欧美一区二区私人影院日本| 亚洲国产成人porn| 色视频成人在线观看免| 国产拍欧美日韩视频二区| 麻豆91在线看| 欧美一区二区三区人| 亚洲r级在线视频| 欧美视频一区二区在线观看| 亚洲婷婷国产精品电影人久久| 国产在线国偷精品免费看| 欧美一区二区三区四区五区| 一区二区欧美在线观看| 日本韩国视频一区二区| 亚洲色图另类专区| 91美女片黄在线观看91美女| 亚洲国产高清aⅴ视频| 福利一区二区在线观看| 久久久久国产一区二区三区四区| 人人精品人人爱| 欧美一级高清大全免费观看| 日本成人中文字幕在线视频| 欧美久久婷婷综合色| 天堂成人国产精品一区| 欧美乱妇20p| 青青草国产精品97视觉盛宴| 欧美成人三级在线| 国产精品91一区二区| 国产精品亲子乱子伦xxxx裸| 成人黄色软件下载| 亚洲欧美色综合| 欧美日韩一级视频| 日日夜夜精品视频天天综合网| 欧美福利一区二区| 精品伊人久久久久7777人| 欧美精品一区二区蜜臀亚洲| 国产一区二区日韩精品| 国产精品视频你懂的| 99久久久精品免费观看国产蜜| 亚洲激情在线播放| 欧美绝品在线观看成人午夜影视| 丝袜脚交一区二区| 久久综合中文字幕| 91亚洲男人天堂| 亚洲高清免费一级二级三级| 91精品综合久久久久久| 国产美女精品人人做人人爽| 国产精品久久毛片av大全日韩| 色婷婷综合视频在线观看| 婷婷夜色潮精品综合在线| 久久美女高清视频| 99国产精品国产精品毛片| 丝袜美腿亚洲色图| 国产欧美va欧美不卡在线|