亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? syv.syr

?? 針對串行存儲器M25P80應用的verilog程序
?? SYR
?? 第 1 頁 / 共 2 頁
字號:
Release 7.1i - xst H.38Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.42 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.42 s | Elapsed : 0.00 / 0.00 s --> Reading design: syv.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "syv.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "syv"Output Format                      : NGCTarget Device                      : xc2s50-6-tq144---- Source OptionsTop Module Name                    : syvAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : syv.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOtristate2logic                     : Yesuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "syv.v"Module <syv> compiledNo errors in compilationAnalysis of file <"syv.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <syv>.Module <syv> is correct for synthesis.     Set property "resynthesize = true" for unit <syv>.=========================================================================*                           HDL Synthesis                               *=========================================================================INFO:Xst:1304 - Contents of register <w_addr24> in unit <syv> never changes during circuit operation. The register is replaced by logic.INFO:Xst:1304 - Contents of register <ce> in unit <syv> never changes during circuit operation. The register is replaced by logic.Synthesizing Unit <syv>.    Related source file is "syv.v".WARNING:Xst:1306 - Output <led2> is never assigned.WARNING:Xst:1305 - Output <usbtxe> is never assigned. Tied to value 0.WARNING:Xst:1780 - Signal <led2_3> is never used or assigned.WARNING:Xst:1780 - Signal <da_tp2> is never used or assigned.WARNING:Xst:646 - Signal <usbtxein> is assigned but never used.    Found finite state machine <FSM_0> for signal <st_wr>.    -----------------------------------------------------------------------    | States             | 64                                             |    | Transitions        | 71                                             |    | Inputs             | 6                                              |    | Outputs            | 64                                             |    | Clock              | div_clock_t (rising_edge)                      |    | Reset              | sys_reset (positive)                           |    | Reset type         | synchronous                                    |    | Reset State        | 000000                                         |    | Power Up State     | 000000                                         |    | Encoding           | automatic                                      |    | Implementation     | LUT                                            |    -----------------------------------------------------------------------    Found 1-bit register for signal <led_rd4>.    Found 19-bit register for signal <memaddr>.    Found 1-bit register for signal <div_clock>.    Found 1-bit register for signal <led_chip1>.    Found 1-bit register for signal <datam25_in>.    Found 1-bit register for signal <s_m25>.    Found 1-bit register for signal <wr_mem>.    Found 1-bit 8-to-1 multiplexer for signal <$COND_1>.    Found 15-bit comparator less for signal <$n0001> created at line 354.    Found 5-bit comparator less for signal <$n0002> created at line 443.    Found 5-bit comparator less for signal <$n0003> created at line 454.    Found 9-bit comparator less for signal <$n0004> created at line 464.    Found 6-bit comparator less for signal <$n0005> created at line 479.    Found 5-bit comparator less for signal <$n0006> created at line 557.    Found 24-bit comparator lessequal for signal <$n0071> created at line 114.    Found 1-bit 4-to-1 multiplexer for signal <$n0080>.    Found 5-bit adder for signal <$n0103> created at line 457.    Found 5-bit adder for signal <$n0104>.    Found 9-bit adder for signal <$n0105> created at line 467.    Found 6-bit adder for signal <$n0106> created at line 481.    Found 5-bit adder for signal <$n0107> created at line 560.    Found 19-bit adder for signal <$n0108> created at line 567.    Found 2-bit up counter for signal <count>.    Found 15-bit up counter for signal <count_era>.    Found 6-bit register for signal <count_pp>.    Found 10-bit up counter for signal <counter_6M>.    Found 8-bit register for signal <da_tp1>.    Found 8-bit register for signal <da_tp3>.    Found 1-bit register for signal <div_clock_t>.    Found 5-bit register for signal <f>.    Found 5-bit register for signal <i>.    Found 5-bit register for signal <j>.    Found 9-bit register for signal <k>.    Found 24-bit up counter for signal <resetcount>.    Found 1-bit register for signal <sys_reset>.    Found 1-bit register for signal <txeflag>.    Summary:	inferred   1 Finite State Machine(s).	inferred   4 Counter(s).	inferred  74 D-type flip-flop(s).	inferred   6 Adder/Subtractor(s).	inferred   7 Comparator(s).	inferred   2 Multiplexer(s).Unit <syv> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Analyzing FSM <FSM_0> for best encoding.Optimizing FSM <FSM_0> on signal <st_wr[1:64]> with speed1 encoding.---------------------------------------------------------------------------- State  | Encoding---------------------------------------------------------------------------- 000000 | 1000000000000000000000000000000000000000000000000000000000000000 000001 | 0100000000000000000000000000000000000000000000000000000000000000 000010 | 0010000000000000000000000000000000000000000000000000000000000000 000011 | 0001000000000000000000000000000000000000000000000000000000000000 000100 | 0000100000000000000000000000000000000000000000000000000000000000 000101 | 0000010000000000000000000000000000000000000000000000000000000000 000110 | 0000001000000000000000000000000000000000000000000000000000000000 000111 | 0000000100000000000000000000000000000000000000000000000000000000 001000 | 0000000010000000000000000000000000000000000000000000000000000000 001001 | 0000000001000000000000000000000000000000000000000000000000000000 001010 | 0000000000100000000000000000000000000000000000000000000000000000 001011 | 0000000000010000000000000000000000000000000000000000000000000000 001100 | 0000000000001000000000000000000000000000000000000000000000000000 001101 | 0000000000000100000000000000000000000000000000000000000000000000 001110 | 0000000000000010000000000000000000000000000000000000000000000000 001111 | 0000000000000000100000000000000000000000000000000000000000000000 010000 | 0000000000000000001000000000000000000000000000000000000000000000 010001 | 0000000000000000000010000000000000000000000000000000000000000000 010010 | 0000000000000000000000100000000000000000000000000000000000000000 010011 | 0000000000000000000000001000000000000000000000000000000000000000 010100 | 0000000000000001000000000000000000000000000000000000000000000000 010101 | 0000000000000000010000000000000000000000000000000000000000000000 010110 | 0000000000000000000100000000000000000000000000000000000000000000 010111 | 0000000000000000000001000000000000000000000000000000000000000000 011000 | 0000000000000000000000010000000000000000000000000000000000000000 011001 | 0000000000000000000000000100000000000000000000000000000000000000 011010 | 0000000000000000000000000000100000000000000000000000000000000000 011011 | 0000000000000000000000000000001000000000000000000000000000000000 011100 | 0000000000000000000000000000000010000000000000000000000000000000 011101 | 0000000000000000000000000000000000100000000000000000000000000000 011110 | 0000000000000000000000000010000000000000000000000000000000000000 011111 | 0000000000000000000000000001000000000000000000000000000000000000 100000 | 0000000000000000000000000000010000000000000000000000000000000000 100001 | 0000000000000000000000000000000100000000000000000000000000000000 100010 | 0000000000000000000000000000000001000000000000000000000000000000 100011 | 0000000000000000000000000000000000001000000000000000000000000000 100100 | 0000000000000000000000000000000000000010000000000000000000000000 100101 | 0000000000000000000000000000000000000000100000000000000000000000 100110 | 0000000000000000000000000000000000000000001000000000000000000000 100111 | 0000000000000000000000000000000000000000000010000000000000000000 101000 | 0000000000000000000000000000000000010000000000000000000000000000 101001 | 0000000000000000000000000000000000000100000000000000000000000000 101010 | 0000000000000000000000000000000000000001000000000000000000000000 101011 | 0000000000000000000000000000000000000000010000000000000000000000 101100 | 0000000000000000000000000000000000000000000100000000000000000000 101101 | 0000000000000000000000000000000000000000000000100000000000000000 101110 | 0000000000000000000000000000000000000000000000001000000000000000 101111 | 0000000000000000000000000000000000000000000000000010000000000000 110000 | 0000000000000000000000000000000000000000000000000000100000000000 110001 | 0000000000000000000000000000000000000000000000000000001000000000 110010 | 0000000000000000000000000000000000000000000001000000000000000000 110011 | 0000000000000000000000000000000000000000000000010000000000000000 110100 | 0000000000000000000000000000000000000000000000000100000000000000 110101 | 0000000000000000000000000000000000000000000000000001000000000000 110110 | 0000000000000000000000000000000000000000000000000000010000000000 110111 | 0000000000000000000000000000000000000000000000000000000010000000 111000 | 0000000000000000000000000000000000000000000000000000000000100000 111001 | 0000000000000000000000000000000000000000000000000000000000001000 111010 | 0000000000000000000000000000000000000000000000000000000000000100 111011 | 0000000000000000000000000000000000000000000000000000000000000001 111100 | 0000000000000000000000000000000000000000000000000000000100000000 111101 | 0000000000000000000000000000000000000000000000000000000001000000 111110 | 0000000000000000000000000000000000000000000000000000000000010000 111111 | 0000000000000000000000000000000000000000000000000000000000000010----------------------------------------------------------------------------Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# FSMs                             : 1# Adders/Subtractors               : 6 19-bit adder                      : 1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久99国产精品久久99果冻传媒| 久久精工是国产品牌吗| 欧美日韩成人在线| 丁香婷婷深情五月亚洲| 日本免费在线视频不卡一不卡二| 亚洲欧洲三级电影| 精品久久久久av影院| 欧美日韩欧美一区二区| 91国偷自产一区二区开放时间 | 555夜色666亚洲国产免| 99久久精品国产麻豆演员表| 国产精品一区二区视频| 久久超级碰视频| 在线免费一区三区| 在线观看日韩一区| 亚洲国产精品国自产拍av| 亚洲视频资源在线| 亚洲一区成人在线| 亚洲一区二区三区美女| 91啪在线观看| 欧美三级视频在线观看| 国产精品视频麻豆| 亚洲国产精品一区二区www在线| 国产成人综合自拍| 国内精品国产成人国产三级粉色| 狠狠色狠狠色综合日日91app| 欧美日韩国产欧美日美国产精品| 国产精品美女久久久久aⅴ | 亚洲欧美成人一区二区三区| 亚洲免费观看高清完整版在线观看 | 国产成人日日夜夜| 26uuu亚洲综合色| 日本一区二区久久| 国产98色在线|日韩| 久久久美女毛片| 亚洲人精品一区| 91视频精品在这里| 亚洲免费资源在线播放| 91激情五月电影| 亚洲尤物在线视频观看| 欧美日韩一区高清| 日韩精品成人一区二区三区| 国产精品亚洲一区二区三区妖精| 精品国产一区二区亚洲人成毛片| 亚洲天堂2014| 欧美伊人久久久久久午夜久久久久| 精品国产99国产精品| 麻豆成人久久精品二区三区红| 91色视频在线| 一区二区三区加勒比av| 国产iv一区二区三区| 国产视频一区二区三区在线观看 | 色综合网色综合| 欧美一区二区三区在线观看| 欧美激情一区二区三区不卡| 成人h动漫精品一区二| 日韩精品一区在线观看| 亚洲精选视频免费看| 国产一区二区三区在线观看精品| 97se亚洲国产综合在线| 午夜精品久久久久影视| fc2成人免费人成在线观看播放 | 日本女优在线视频一区二区| 久久伊人中文字幕| 不卡av在线网| 午夜欧美电影在线观看| 国产人久久人人人人爽| 另类专区欧美蜜桃臀第一页| 欧美极品aⅴ影院| 欧美性生活影院| 国产一区二区三区观看| 亚洲免费看黄网站| 精品日韩在线观看| 91理论电影在线观看| 免费在线观看成人| 在线成人小视频| 日韩av成人高清| 中文字幕一区二区三区四区| 69久久99精品久久久久婷婷| 成人手机在线视频| 欧美国产国产综合| 91麻豆精品91久久久久久清纯| 国产成人一级电影| 免费在线欧美视频| 亚洲综合色在线| 看片的网站亚洲| 亚洲精品视频在线| 国产日韩亚洲欧美综合| 91精品午夜视频| 在线影院国内精品| 99免费精品视频| 国产美女在线观看一区| 亚洲电影一级黄| 91精品久久久久久久91蜜桃| 99视频热这里只有精品免费| 蜜臀久久久99精品久久久久久| 亚洲女爱视频在线| 国产精品无圣光一区二区| 日韩精品自拍偷拍| 欧美高清精品3d| 欧美三级在线视频| 欧美色倩网站大全免费| 色婷婷综合激情| 偷拍亚洲欧洲综合| 一区二区三区不卡在线观看| 国产精品美女一区二区三区 | 91电影在线观看| av亚洲精华国产精华精| 国产suv精品一区二区6| 国产不卡视频在线观看| 久久9热精品视频| 蜜桃av噜噜一区| 亚洲超碰97人人做人人爱| 亚洲精品日日夜夜| 一区二区三区在线播放| 日韩美女视频一区| 亚洲视频在线观看三级| 亚洲人成在线观看一区二区| 中文字幕一区在线观看| 成人欧美一区二区三区在线播放| 欧美激情一区二区三区在线| 国产精品青草久久| 中文字幕中文字幕一区二区| 91精品国产乱码久久蜜臀| 91在线你懂得| 不卡一二三区首页| 色激情天天射综合网| 欧美这里有精品| 欧美日韩精品系列| 欧美大尺度电影在线| 久久伊人中文字幕| 综合久久久久久久| 亚洲电影视频在线| 久久精品国产久精国产| 国产精品夜夜爽| 99精品久久99久久久久| 欧美怡红院视频| 欧美成人午夜电影| 中文字幕色av一区二区三区| 亚洲人快播电影网| 天堂蜜桃91精品| 激情成人午夜视频| 91捆绑美女网站| 欧美精品日韩精品| 国产亚洲人成网站| 一区二区三区精品| 国产专区欧美精品| 色天天综合久久久久综合片| 欧美一区二区三区在线观看视频 | 人妖欧美一区二区| 国产成人自拍在线| 一本色道**综合亚洲精品蜜桃冫| 欧美日韩黄色一区二区| 欧美国产日本韩| 午夜不卡av在线| 国产成人午夜视频| 一本一道久久a久久精品综合蜜臀| 欧美一级夜夜爽| 中文字幕制服丝袜成人av| 图片区小说区区亚洲影院| 国产精品18久久久久久久网站| 在线亚洲人成电影网站色www| 日韩欧美一级二级三级| 亚洲乱码日产精品bd| 精品一区二区影视| 欧美亚洲国产bt| 国产精品视频九色porn| 久久精品国产99国产精品| 色综合久久天天| 国产亚洲欧美在线| 日本欧美大码aⅴ在线播放| 北条麻妃国产九九精品视频| 欧美一级黄色录像| 精品欧美一区二区在线观看| 一区二区三区在线看| 国产成人亚洲综合a∨婷婷图片| 欧美精品aⅴ在线视频| 亚洲精品视频在线观看免费 | 色天使久久综合网天天| 国产婷婷一区二区| 久久精品国产澳门| 91精品福利在线一区二区三区| 国产精品久久久久一区二区三区 | 一区二区三区精密机械公司| 粉嫩av一区二区三区在线播放| 精品久久久久久久久久久久包黑料| 亚洲一区二区精品3399| 色偷偷久久一区二区三区| 国产精品毛片久久久久久久| 国产成人久久精品77777最新版本| 欧美电影一区二区| 丝袜亚洲另类欧美综合| 欧美亚洲综合色| 亚洲综合免费观看高清完整版| 99精品桃花视频在线观看| 国产精品色眯眯| 成人av在线一区二区三区| 国产日韩欧美精品在线| 国产成人一区在线| 国产精品私房写真福利视频|