亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? CCS環境下的DSP PWM程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
蜜桃av一区二区在线观看| 91在线视频官网| 一区二区三区不卡视频在线观看 | 亚洲黄网站在线观看| 国产欧美一区二区精品秋霞影院| 欧美一区2区视频在线观看| 欧美日韩在线精品一区二区三区激情| 色呦呦一区二区三区| 91丨国产丨九色丨pron| 欧美性videosxxxxx| 欧美日韩精品二区第二页| 欧美久久久久久久久| 在线成人午夜影院| 日韩视频免费观看高清完整版| 日韩欧美一区二区三区在线| 久久九九99视频| 国产精品网站在线观看| 亚洲免费av观看| 日韩精品欧美精品| 激情综合网天天干| eeuss国产一区二区三区| 91丝袜美女网| 日韩一区二区三区电影| 国产视频911| 夜夜夜精品看看| 日韩福利电影在线| 国产精品一区二区三区网站| 9i看片成人免费高清| 欧洲av一区二区嗯嗯嗯啊| 日韩一级免费一区| www精品美女久久久tv| 成人欧美一区二区三区白人| 亚洲午夜三级在线| 国产精品一区二区在线观看网站 | 亚洲欧洲中文日韩久久av乱码| 亚洲成人一区二区| 国产成人精品亚洲日本在线桃色| 91视频国产观看| 精品成人私密视频| 亚洲国产乱码最新视频| 国产精品亚洲综合一区在线观看| 欧美在线免费观看视频| 国产午夜精品美女毛片视频| 一区二区久久久| 国产大陆a不卡| 欧美一卡二卡三卡| 亚洲美女少妇撒尿| 国产精品综合久久| 欧美日韩国产高清一区| 国产精品视频一区二区三区不卡| 亚洲一区影音先锋| zzijzzij亚洲日本少妇熟睡| 日韩欧美国产一区二区三区 | 在线成人小视频| 亚洲精选免费视频| 成人h版在线观看| 日韩精品专区在线| 五月天激情综合网| 欧美视频自拍偷拍| 亚洲女人****多毛耸耸8| 国产一区二区三区高清播放| 欧美一区二区在线免费观看| 一区二区三区国产豹纹内裤在线| 粉嫩在线一区二区三区视频| 精品99久久久久久| 麻豆成人久久精品二区三区红 | 精品久久国产字幕高潮| 一个色妞综合视频在线观看| 99视频一区二区三区| 国产精品毛片大码女人| 国产一区二区91| 亚洲精品一线二线三线| 日韩成人午夜精品| 7777精品伊人久久久大香线蕉完整版 | 国产亚洲欧美日韩日本| 美腿丝袜亚洲三区| 日韩欧美卡一卡二| 美女精品自拍一二三四| 日韩一区二区三区免费观看| 石原莉奈在线亚洲三区| 51久久夜色精品国产麻豆| 视频一区二区三区在线| 欧美精品丝袜中出| 日韩av一区二区三区四区| 日韩视频在线你懂得| 蜜桃视频免费观看一区| 精品va天堂亚洲国产| 国产成人丝袜美腿| 国产精品美女一区二区| 97久久超碰精品国产| 亚洲一区二区欧美日韩| 69堂精品视频| 麻豆久久久久久久| 欧美极品美女视频| 日本久久精品电影| 日韩av电影天堂| 久久综合九色欧美综合狠狠| 国产精品一线二线三线精华| 国产精品伦理一区二区| 欧美系列亚洲系列| 久久av老司机精品网站导航| 中文字幕精品一区| 欧美视频日韩视频| 麻豆国产欧美一区二区三区| 中文字幕在线不卡| 欧美精品九九99久久| 国产剧情av麻豆香蕉精品| 亚洲色图另类专区| 精品国产青草久久久久福利| 91久久精品日日躁夜夜躁欧美| 婷婷六月综合亚洲| 中文字幕日韩一区| 日韩一区二区在线看片| 成人动漫中文字幕| 青青草97国产精品免费观看无弹窗版| 久久久久久久久岛国免费| 一本色道亚洲精品aⅴ| 狠狠色丁香久久婷婷综| 一区二区在线观看免费| 久久噜噜亚洲综合| 欧美日韩一区 二区 三区 久久精品| 另类专区欧美蜜桃臀第一页| 亚洲欧美偷拍另类a∨色屁股| 3751色影院一区二区三区| av在线免费不卡| 国产真实乱子伦精品视频| 亚洲午夜成aⅴ人片| 中文字幕免费观看一区| 91精品国产福利| 日本精品视频一区二区三区| 国产一区二区精品久久91| 青青草一区二区三区| 亚洲美女屁股眼交3| 国产午夜精品美女毛片视频| 日韩一级欧美一级| 欧美日韩国产首页在线观看| 成人av网站在线| 国产精品自拍在线| 久久不见久久见免费视频7| 香蕉影视欧美成人| 亚洲欧美国产77777| 中文字幕精品一区二区三区精品| 欧美一区二区精品久久911| 欧美亚洲愉拍一区二区| 色综合久久99| 色悠悠久久综合| 色婷婷av一区二区三区大白胸| 成人免费电影视频| 亚洲国产va精品久久久不卡综合 | 亚洲一区二区三区国产| 一区二区三区在线播放| 亚洲黄色免费电影| 一区二区视频在线| 一区二区三区视频在线看| 亚洲欧美日韩系列| 亚洲黄色小说网站| 亚洲综合免费观看高清在线观看| 一区二区欧美国产| 亚洲一区二区三区爽爽爽爽爽| 一区二区三区波多野结衣在线观看| 国产精品灌醉下药二区| 亚洲乱码一区二区三区在线观看| 亚洲欧美日韩国产综合| 亚洲一区二区三区三| 午夜欧美一区二区三区在线播放| 亚洲国产wwwccc36天堂| 视频一区二区中文字幕| 久久成人羞羞网站| 成人午夜看片网址| 一本色道久久综合狠狠躁的推荐| 91成人免费在线| 欧美一区二区三区婷婷月色| 欧美大片一区二区三区| 国产欧美日韩视频在线观看| 国产精品美日韩| 亚洲国产欧美在线| 久久精品国产999大香线蕉| 国产一区二区三区免费在线观看 | 亚洲人123区| 午夜精品久久久久久| 免费不卡在线视频| 成人一区二区三区视频在线观看| 91亚洲资源网| 日韩午夜av电影| 国产精品久久一卡二卡| 亚洲国产综合色| 国产精品亚洲一区二区三区在线| 不卡欧美aaaaa| 91精品国产综合久久久久| 久久综合九色欧美综合狠狠| 亚洲日本欧美天堂| 开心九九激情九九欧美日韩精美视频电影 | 亚洲国产欧美在线| 国产精品综合网| 欧美一区二区三区视频免费播放| 国产日韩欧美精品在线| 一区二区三区丝袜| 国产**成人网毛片九色 | 91麻豆国产香蕉久久精品| 日韩亚洲欧美中文三级|