亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? stm32f10x_dma.c

?? LCD液晶顯示驅動,芯片為ST7565,
?? C
?? 第 1 頁 / 共 3 頁
字號:
/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
* File Name          : stm32f10x_dma.c
* Author             : MCD Application Team
* Version            : V2.0.2
* Date               : 07/11/2008
* Description        : This file provides all the DMA firmware functions.
********************************************************************************
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
* CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
*******************************************************************************/

/* Includes ------------------------------------------------------------------*/
#include "stm32f10x_dma.h"
#include "stm32f10x_rcc.h"

/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/
/* DMA ENABLE mask */
#define CCR_ENABLE_Set          ((u32)0x00000001)
#define CCR_ENABLE_Reset        ((u32)0xFFFFFFFE)

/* DMA1 Channelx interrupt pending bit masks */
#define DMA1_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA1_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA1_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA1_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA1_Channel5_IT_Mask    ((u32)0x000F0000)
#define DMA1_Channel6_IT_Mask    ((u32)0x00F00000)
#define DMA1_Channel7_IT_Mask    ((u32)0x0F000000)

/* DMA2 Channelx interrupt pending bit masks */
#define DMA2_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA2_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA2_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA2_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA2_Channel5_IT_Mask    ((u32)0x000F0000)

/* DMA2 FLAG mask */
#define FLAG_Mask                ((u32)0x10000000)

/* DMA registers Masks */
#define CCR_CLEAR_Mask           ((u32)0xFFFF800F)

/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
/* Private function prototypes -----------------------------------------------*/
/* Private functions ---------------------------------------------------------*/

/*******************************************************************************
* Function Name  : DMA_DeInit
* Description    : Deinitializes the DMAy Channelx registers to their default reset
*                  values.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_DeInit(DMA_Channel_TypeDef* DMAy_Channelx)
{
  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));

  /* Disable the selected DMAy Channelx */
  DMAy_Channelx->CCR &= CCR_ENABLE_Reset;

  /* Reset DMAy Channelx control register */
  DMAy_Channelx->CCR  = 0;
  
  /* Reset DMAy Channelx remaining bytes register */
  DMAy_Channelx->CNDTR = 0;
  
  /* Reset DMAy Channelx peripheral address register */
  DMAy_Channelx->CPAR  = 0;
  
  /* Reset DMAy Channelx memory address register */
  DMAy_Channelx->CMAR = 0;

  switch (*(u32*)&DMAy_Channelx)
  {
    case DMA1_Channel1_BASE:
      /* Reset interrupt pending bits for DMA1 Channel1 */
      DMA1->IFCR |= DMA1_Channel1_IT_Mask;
      break;

    case DMA1_Channel2_BASE:
      /* Reset interrupt pending bits for DMA1 Channel2 */
      DMA1->IFCR |= DMA1_Channel2_IT_Mask;
      break;

    case DMA1_Channel3_BASE:
      /* Reset interrupt pending bits for DMA1 Channel3 */
      DMA1->IFCR |= DMA1_Channel3_IT_Mask;
      break;

    case DMA1_Channel4_BASE:
      /* Reset interrupt pending bits for DMA1 Channel4 */
      DMA1->IFCR |= DMA1_Channel4_IT_Mask;
      break;

    case DMA1_Channel5_BASE:
      /* Reset interrupt pending bits for DMA1 Channel5 */
      DMA1->IFCR |= DMA1_Channel5_IT_Mask;
      break;

    case DMA1_Channel6_BASE:
      /* Reset interrupt pending bits for DMA1 Channel6 */
      DMA1->IFCR |= DMA1_Channel6_IT_Mask;
      break;

    case DMA1_Channel7_BASE:
      /* Reset interrupt pending bits for DMA1 Channel7 */
      DMA1->IFCR |= DMA1_Channel7_IT_Mask;
      break;

    case DMA2_Channel1_BASE:
      /* Reset interrupt pending bits for DMA2 Channel1 */
      DMA2->IFCR |= DMA2_Channel1_IT_Mask;
      break;

    case DMA2_Channel2_BASE:
      /* Reset interrupt pending bits for DMA2 Channel2 */
      DMA2->IFCR |= DMA2_Channel2_IT_Mask;
      break;

    case DMA2_Channel3_BASE:
      /* Reset interrupt pending bits for DMA2 Channel3 */
      DMA2->IFCR |= DMA2_Channel3_IT_Mask;
      break;

    case DMA2_Channel4_BASE:
      /* Reset interrupt pending bits for DMA2 Channel4 */
      DMA2->IFCR |= DMA2_Channel4_IT_Mask;
      break;

    case DMA2_Channel5_BASE:
      /* Reset interrupt pending bits for DMA2 Channel5 */
      DMA2->IFCR |= DMA2_Channel5_IT_Mask;
      break;
      
    default:
      break;
  }
}

/*******************************************************************************
* Function Name  : DMA_Init
* Description    : Initializes the DMAy Channelx according to the specified
*                  parameters in the DMA_InitStruct.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and 
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
*                  - DMA_InitStruct: pointer to a DMA_InitTypeDef structure that
*                    contains the configuration information for the specified
*                    DMA Channel.
* Output         : None
* Return         : None
******************************************************************************/
void DMA_Init(DMA_Channel_TypeDef* DMAy_Channelx, DMA_InitTypeDef* DMA_InitStruct)
{
  u32 tmpreg = 0;

  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));
  assert_param(IS_DMA_DIR(DMA_InitStruct->DMA_DIR));
  assert_param(IS_DMA_BUFFER_SIZE(DMA_InitStruct->DMA_BufferSize));
  assert_param(IS_DMA_PERIPHERAL_INC_STATE(DMA_InitStruct->DMA_PeripheralInc));
  assert_param(IS_DMA_MEMORY_INC_STATE(DMA_InitStruct->DMA_MemoryInc));   
  assert_param(IS_DMA_PERIPHERAL_DATA_SIZE(DMA_InitStruct->DMA_PeripheralDataSize));
  assert_param(IS_DMA_MEMORY_DATA_SIZE(DMA_InitStruct->DMA_MemoryDataSize));
  assert_param(IS_DMA_MODE(DMA_InitStruct->DMA_Mode));
  assert_param(IS_DMA_PRIORITY(DMA_InitStruct->DMA_Priority));
  assert_param(IS_DMA_M2M_STATE(DMA_InitStruct->DMA_M2M));

/*--------------------------- DMAy Channelx CCR Configuration -----------------*/
  /* Get the DMAy_Channelx CCR value */
  tmpreg = DMAy_Channelx->CCR;
  /* Clear MEM2MEM, PL, MSIZE, PSIZE, MINC, PINC, CIRC and DIR bits */
  tmpreg &= CCR_CLEAR_Mask;
  /* Configure DMAy Channelx: data transfer, data size, priority level and mode */
  /* Set DIR bit according to DMA_DIR value */
  /* Set CIRC bit according to DMA_Mode value */
  /* Set PINC bit according to DMA_PeripheralInc value */
  /* Set MINC bit according to DMA_MemoryInc value */
  /* Set PSIZE bits according to DMA_PeripheralDataSize value */
  /* Set MSIZE bits according to DMA_MemoryDataSize value */
  /* Set PL bits according to DMA_Priority value */
  /* Set the MEM2MEM bit according to DMA_M2M value */
  tmpreg |= DMA_InitStruct->DMA_DIR | DMA_InitStruct->DMA_Mode |
            DMA_InitStruct->DMA_PeripheralInc | DMA_InitStruct->DMA_MemoryInc |
            DMA_InitStruct->DMA_PeripheralDataSize | DMA_InitStruct->DMA_MemoryDataSize |
            DMA_InitStruct->DMA_Priority | DMA_InitStruct->DMA_M2M;
  /* Write to DMAy Channelx CCR */
  DMAy_Channelx->CCR = tmpreg;

/*--------------------------- DMAy Channelx CNDTR Configuration ---------------*/
  /* Write to DMAy Channelx CNDTR */
  DMAy_Channelx->CNDTR = DMA_InitStruct->DMA_BufferSize;

/*--------------------------- DMAy Channelx CPAR Configuration ----------------*/
  /* Write to DMAy Channelx CPAR */
  DMAy_Channelx->CPAR = DMA_InitStruct->DMA_PeripheralBaseAddr;

/*--------------------------- DMAy Channelx CMAR Configuration ----------------*/
  /* Write to DMAy Channelx CMAR */
  DMAy_Channelx->CMAR = DMA_InitStruct->DMA_MemoryBaseAddr;
}

/*******************************************************************************
* Function Name  : DMA_StructInit
* Description    : Fills each DMA_InitStruct member with its default value.
* Input          : - DMA_InitStruct : pointer to a DMA_InitTypeDef structure
*                    which will be initialized.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_StructInit(DMA_InitTypeDef* DMA_InitStruct)
{
/*-------------- Reset DMA init structure parameters values ------------------*/
  /* Initialize the DMA_PeripheralBaseAddr member */
  DMA_InitStruct->DMA_PeripheralBaseAddr = 0;

  /* Initialize the DMA_MemoryBaseAddr member */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日韩欧美电影| 成人精品免费视频| 4438成人网| 日韩va欧美va亚洲va久久| 91精品国产91久久久久久一区二区| 一区免费观看视频| 91色.com| 天天综合日日夜夜精品| 欧美一二三区精品| 成人黄色av网站在线| 亚洲自拍另类综合| 精品福利av导航| 成人教育av在线| 亚洲成人免费av| 日韩精品一区二| 一本到高清视频免费精品| 亚洲一区影音先锋| 欧美极品美女视频| 欧美剧在线免费观看网站| 国产精品一区在线观看乱码| 亚洲精品久久7777| www激情久久| 中文字幕第一区二区| 国产成人精品综合在线观看| 色综合中文字幕| 色婷婷精品大在线视频 | 94-欧美-setu| 91美女在线视频| 欧美久久婷婷综合色| 在线不卡一区二区| 精品乱人伦一区二区三区| 在线观看成人小视频| 成人激情小说网站| 国产激情一区二区三区| 日本麻豆一区二区三区视频| 亚洲一区免费观看| ...中文天堂在线一区| 精品久久久三级丝袜| 欧美精品在线视频| 在线免费观看日本一区| 成人黄页在线观看| 国产成人精品1024| 大陆成人av片| 国产成人啪免费观看软件| 美女在线观看视频一区二区| 蜜桃av噜噜一区二区三区小说| 亚洲一区二区三区四区在线观看| 亚洲视频精选在线| 国产精品美女久久久久高潮| 欧美tickling挠脚心丨vk| 51精品久久久久久久蜜臀| 色吊一区二区三区| 91色porny| 国产不卡在线播放| 高清不卡在线观看av| 久久99精品久久久久久| 日韩国产精品91| 国产精品一区二区在线看| 国内久久婷婷综合| 91麻豆蜜桃一区二区三区| 日韩一区二区免费视频| 欧美高清在线一区| 亚洲一区二区免费视频| 亚洲一区二区三区在线播放| 偷窥国产亚洲免费视频| 久久超碰97人人做人人爱| 国产精品1区二区.| 91在线无精精品入口| 91麻豆精品久久久久蜜臀| 久久久久国色av免费看影院| 亚洲色图视频网站| 亚洲国产精品久久久久婷婷884| 麻豆精品视频在线| www.欧美.com| 久久麻豆一区二区| 视频一区二区欧美| 高清不卡一区二区在线| 91精品国产综合久久久久| 日韩美女视频一区二区| 国产成人综合精品三级| 欧美精品v日韩精品v韩国精品v| 精品少妇一区二区三区日产乱码| 亚洲综合男人的天堂| 国产成人免费视频网站| 日韩精品一区在线| 美女视频黄 久久| 91精品国产综合久久婷婷香蕉| 国产精品国产馆在线真实露脸| 国产在线不卡视频| 777a∨成人精品桃花网| 亚洲国产日韩a在线播放性色| 国产二区国产一区在线观看| 国产日韩亚洲欧美综合| 韩国精品主播一区二区在线观看| 日韩免费观看高清完整版| 亚洲中国最大av网站| 欧美日韩美少妇| 亚洲成国产人片在线观看| 欧美亚洲一区三区| 亚洲午夜一区二区| 91精品国产一区二区三区| 天堂成人免费av电影一区| 欧美夫妻性生活| 国产乱色国产精品免费视频| 欧美经典一区二区| 欧美日韩精品一区二区三区| 日韩一区欧美二区| 日韩一区中文字幕| 久久日韩精品一区二区五区| 成人一区二区三区| 亚洲一区成人在线| 日韩欧美国产电影| 成人av免费观看| 日韩国产欧美在线视频| 伊人婷婷欧美激情| 欧美一区二区私人影院日本| 国产伦精品一区二区三区在线观看 | 一区二区三区中文字幕| 欧美一区二区成人6969| 94色蜜桃网一区二区三区| 日本一不卡视频| 久久一区二区视频| 欧美精品在欧美一区二区少妇| 精品一区二区三区视频| 亚洲欧美色一区| 国产亚洲欧美一级| 欧美日韩国产综合一区二区| 国产精品一区二区男女羞羞无遮挡 | 国产不卡视频在线播放| 国产精品素人一区二区| 欧美日韩久久不卡| 91在线观看下载| 国产精品综合一区二区三区| 亚洲第一福利一区| 亚洲色欲色欲www| 国产精品电影院| 精品成人私密视频| 欧美一区二区日韩| 欧美日韩国产123区| 91蜜桃网址入口| 91美女在线视频| av动漫一区二区| 丰满白嫩尤物一区二区| 精彩视频一区二区三区| 激情综合网av| 狠狠色综合日日| 蜜桃视频在线观看一区| 秋霞国产午夜精品免费视频| 久久精品国产色蜜蜜麻豆| 午夜精品福利一区二区三区av| 亚洲h动漫在线| 日本不卡一区二区三区高清视频| 午夜激情综合网| 青草国产精品久久久久久| 国产综合一区二区| www.av精品| 欧美日韩一级片网站| 精品福利二区三区| 国产精品国产三级国产普通话蜜臀| 国产精品天美传媒沈樵| 一区二区三区中文字幕精品精品| 日日噜噜夜夜狠狠视频欧美人| 久久激情五月激情| 99亚偷拍自图区亚洲| 欧美精品国产精品| 欧美激情在线观看视频免费| 亚洲欧洲av色图| 麻豆成人av在线| 色哟哟国产精品| 久久综合资源网| 亚洲综合成人在线| 国产精品一区二区视频| 欧美精品99久久久**| 国产精品网站一区| 青青草精品视频| 欧美在线不卡视频| 国产精品网站在线| 国产呦萝稀缺另类资源| 欧美性受xxxx黑人xyx| 国产欧美日韩综合| 加勒比av一区二区| 91精品国产乱码久久蜜臀| 日韩毛片高清在线播放| 成人性视频免费网站| 久久一区二区视频| 国内外精品视频| 久久这里只有精品6| 精彩视频一区二区| 久久网站热最新地址| 日本网站在线观看一区二区三区| 一本到三区不卡视频| 亚洲欧美激情视频在线观看一区二区三区 | 亚洲国产aⅴ成人精品无吗| 色综合欧美在线| 亚洲一区二区高清| 欧美精品 国产精品| 青青草原综合久久大伊人精品优势| 欧美欧美欧美欧美首页| 免费看日韩a级影片| 国产婷婷色一区二区三区四区 |