亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? dsp2812應用實例 幫助需要用DSP2812做開發的設計者
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
九九视频精品免费| 国产精品自拍三区| 成人免费毛片a| 日本丶国产丶欧美色综合| 国产不卡视频在线播放| 成人av在线网| 欧美亚洲另类激情小说| 国产乱码精品一区二区三 | 成人一区在线看| 色婷婷综合久久久久中文一区二区| 91亚洲精品久久久蜜桃网站| 91免费观看视频在线| 欧美一区二区三区在线观看视频| 欧美va亚洲va国产综合| 国产精品久久精品日日| 一二三区精品视频| 亚洲乱码中文字幕综合| 亚洲一区在线观看免费观看电影高清| 青青草一区二区三区| 成人国产亚洲欧美成人综合网| 日本高清不卡在线观看| 91丨九色丨黑人外教| 欧美日韩色一区| 亚洲欧洲无码一区二区三区| 日韩精品乱码免费| 色综合久久久久久久久久久| 日韩欧美中文字幕一区| 亚洲精品五月天| 国产精品综合二区| 欧美日韩国产综合一区二区三区| xnxx国产精品| 午夜精品久久一牛影视| 色婷婷综合久色| 亚洲欧美综合在线精品| 国产a视频精品免费观看| 26uuu久久天堂性欧美| 亚欧色一区w666天堂| 欧美日韩一区不卡| 亚洲成人精品在线观看| 一本色道综合亚洲| 一区二区三区小说| 福利一区二区在线观看| 国产精品欧美综合在线| 91亚洲精品一区二区乱码| 亚洲国产电影在线观看| 激情综合五月婷婷| 国产精品麻豆久久久| 99久久久免费精品国产一区二区| 欧美高清在线精品一区| 成年人午夜久久久| 亚洲va欧美va天堂v国产综合| 欧美一级欧美三级在线观看| 狠狠色伊人亚洲综合成人| 2024国产精品视频| 精品中文av资源站在线观看| 日韩精品一区二区三区四区视频| 另类小说图片综合网| 日韩精品在线一区二区| 国产成人精品亚洲777人妖| 亚洲国产精品精华液ab| 欧美午夜电影在线播放| 日韩高清电影一区| 久久天天做天天爱综合色| 成人av综合一区| 午夜精品一区二区三区电影天堂 | 国产精品国产自产拍在线| 欧美日韩二区三区| 91在线精品一区二区| 狠狠色狠狠色综合日日91app| 亚洲一区二区五区| 国产亚洲精品7777| 欧美日韩免费一区二区三区视频| 蜜臀久久99精品久久久久久9| 国产欧美一区二区精品性色| 欧美午夜精品免费| 色综合久久中文字幕| 国产成人99久久亚洲综合精品| 五月婷婷久久丁香| 亚洲精品伦理在线| 国产精品私人自拍| 久久久美女毛片| 欧美成人a∨高清免费观看| 欧美日韩久久一区二区| 99国产欧美另类久久久精品| 国产成人综合亚洲91猫咪| 久久99这里只有精品| 久久精品99久久久| 免费精品99久久国产综合精品| 亚洲综合视频在线观看| 亚洲一区二三区| 日日嗨av一区二区三区四区| 日本大胆欧美人术艺术动态 | 精品午夜一区二区三区在线观看| 日韩成人免费电影| 看国产成人h片视频| 韩国av一区二区三区在线观看| 国内精品在线播放| 91浏览器打开| 欧美精品日韩一本| www国产精品av| 91一区二区在线| 亚洲高清免费视频| 亚洲视频一区二区免费在线观看| 日韩欧美综合在线| 欧美激情一区二区三区在线| 国产精品色哟哟| 亚洲综合一二三区| 免费日韩伦理电影| 丁香婷婷综合色啪| 欧美猛男男办公室激情| 精品国产免费一区二区三区香蕉| 国产精品毛片大码女人| 午夜精品久久久久久久久久| 国产精品自拍网站| 欧美日韩亚洲综合在线| 久久久精品2019中文字幕之3| 亚洲三级理论片| 久久精品国产精品亚洲综合| 99久久夜色精品国产网站| 5566中文字幕一区二区电影| 久久精品日产第一区二区三区高清版| 亚洲天堂免费在线观看视频| 青草国产精品久久久久久| 97久久超碰国产精品| 欧美v亚洲v综合ⅴ国产v| 亚洲男人的天堂网| 寂寞少妇一区二区三区| 欧美午夜精品久久久久久孕妇| 国产亚洲婷婷免费| 日韩高清电影一区| 色综合婷婷久久| 久久久久久电影| 水蜜桃久久夜色精品一区的特点| 成人av网址在线观看| 欧美xxxxx裸体时装秀| 亚洲第一av色| 97久久精品人人做人人爽| 精品国产免费人成在线观看| 亚洲电影在线播放| 色综合久久久网| 中文乱码免费一区二区| 国产在线国偷精品产拍免费yy | 国产精品乱码久久久久久| 天天射综合影视| 欧美三片在线视频观看| 亚洲人成影院在线观看| 成人av网在线| 中文字幕第一区二区| 久久9热精品视频| 欧美一级二级三级乱码| 香蕉乱码成人久久天堂爱免费| 一本大道久久a久久精品综合 | 综合久久国产九一剧情麻豆| 国产一区二区主播在线| 日韩欧美国产电影| 青草av.久久免费一区| 3d动漫精品啪啪一区二区竹菊| 一二三四社区欧美黄| 色悠悠久久综合| 亚洲人成精品久久久久久 | 成人美女在线视频| 国产三级欧美三级日产三级99 | 精品在线播放免费| 日韩视频在线永久播放| 午夜国产不卡在线观看视频| 欧美日韩一区二区三区四区五区| 一区二区三区在线观看动漫| 99天天综合性| 亚洲色图色小说| 在线一区二区三区四区| 洋洋成人永久网站入口| 欧美日韩一区三区四区| 日本网站在线观看一区二区三区| 日韩欧美国产1| 国产精品系列在线播放| 国产精品久久久久一区| 99精品一区二区| 一区二区三区毛片| 欧美精品电影在线播放| 免费成人小视频| 国产亚洲欧美激情| 91丨porny丨户外露出| 亚洲精品国产第一综合99久久 | 久久不见久久见中文字幕免费| 久久综合久久综合久久综合| 成人精品一区二区三区四区| 亚洲日本在线天堂| 欧美一区二区三区喷汁尤物| 国产乱一区二区| 亚洲精品老司机| 91精品在线观看入口| 国产传媒久久文化传媒| 另类综合日韩欧美亚洲| 亚洲男人的天堂在线aⅴ视频| 91同城在线观看| 亚洲成人一区二区在线观看| 7777女厕盗摄久久久| 国产一区二区成人久久免费影院| 国产精品麻豆久久久| 欧美色综合网站|