亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? dsp2812應(yīng)用實(shí)例 幫助需要用DSP2812做開發(fā)的設(shè)計(jì)者
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩一区有码在线| 91麻豆精品国产自产在线观看一区| 2021国产精品久久精品| 精品综合久久久久久8888| 精品日产卡一卡二卡麻豆| 国产精品一级在线| 综合激情网...| 色美美综合视频| 亚洲国产精品久久不卡毛片| 久久精品人人爽人人爽| 成人一级视频在线观看| 亚洲欧美福利一区二区| 欧美日韩在线一区二区| 激情文学综合丁香| 亚洲欧美偷拍三级| 91极品视觉盛宴| 日本不卡的三区四区五区| 久久无码av三级| 91美女在线视频| 日韩国产精品久久| 中文字幕高清不卡| 欧美日韩免费一区二区三区视频 | 91豆麻精品91久久久久久| 亚洲一区二区三区激情| 精品国产第一区二区三区观看体验| 国产凹凸在线观看一区二区| 亚洲精品伦理在线| 日韩一级免费观看| 91在线观看美女| 久久精品国产成人一区二区三区| 国产欧美日韩在线视频| 欧美性色欧美a在线播放| 激情综合一区二区三区| 伊人婷婷欧美激情| 26uuu成人网一区二区三区| 97精品视频在线观看自产线路二| 蜜臀av一区二区在线免费观看| 国产精品情趣视频| 日韩午夜在线播放| 日本高清无吗v一区| 国产在线乱码一区二区三区| 亚洲高清在线精品| 亚洲欧美综合在线精品| 欧美精品一区二区三| 欧美色老头old∨ideo| 国产一区二区三区日韩| 亚洲国产视频直播| 成人欧美一区二区三区小说| 精品国产电影一区二区 | 欧美精品tushy高清| eeuss影院一区二区三区| 久久精品999| 亚洲综合色网站| 中文字幕亚洲在| 国产性色一区二区| 欧美xxxx老人做受| 777欧美精品| 欧美日韩精品三区| 色婷婷国产精品| 欧美日韩在线播放三区四区| 成熟亚洲日本毛茸茸凸凹| 精品影院一区二区久久久| 日韩中文欧美在线| 亚洲综合色网站| 亚洲永久免费av| 一区二区在线免费| 亚洲乱码国产乱码精品精可以看 | 中文字幕亚洲电影| 国产精品你懂的在线| 久久久精品欧美丰满| 久久综合九色综合97婷婷| 91精品国产美女浴室洗澡无遮挡| 精品视频免费在线| 欧美性猛交xxxx黑人交| 色偷偷成人一区二区三区91| 成人av电影观看| 成人丝袜高跟foot| 国产传媒久久文化传媒| 国产精品亚洲第一区在线暖暖韩国 | 亚洲丝袜自拍清纯另类| 欧美日韩日日摸| 久久综合久久综合久久| 精品视频资源站| 91视频www| 五月婷婷激情综合网| 亚洲一线二线三线久久久| 亚洲精品视频在线观看网站| 亚洲人成亚洲人成在线观看图片| 国产精品久久久久aaaa| 亚洲人成在线播放网站岛国| 亚洲日本一区二区| 亚洲欧美另类久久久精品| 亚洲女同一区二区| 五月天激情综合| 久久精品国产久精国产| 国产成人午夜99999| 成人精品国产免费网站| 99久久久无码国产精品| 在线观看网站黄不卡| 91麻豆精品国产91久久久久 | 亚洲午夜在线视频| 日韩av中文字幕一区二区三区| 久久激情综合网| 成人一区二区三区中文字幕| 日本高清不卡aⅴ免费网站| 欧美挠脚心视频网站| 日韩美女视频在线| 国产精品国产精品国产专区不蜜 | 日韩电影一二三区| 精品在线播放免费| 国产一区二区在线视频| 日韩精品乱码av一区二区| 图片区小说区国产精品视频 | 欧美无人高清视频在线观看| 在线综合亚洲欧美在线视频| 中文字幕电影一区| 秋霞电影网一区二区| 国产99久久久久久免费看农村| 欧美三区在线视频| 精品国产一区二区三区久久久蜜月 | 色噜噜狠狠色综合中国| 日韩色视频在线观看| 中文字幕亚洲电影| 久久超级碰视频| 在线视频你懂得一区| 2014亚洲片线观看视频免费| 亚洲人一二三区| 国产中文一区二区三区| 在线观看日韩毛片| 国产欧美视频一区二区三区| 亚洲成人黄色影院| 国产91精品久久久久久久网曝门| 欧美日韩国产成人在线91| 欧美国产激情一区二区三区蜜月| 午夜av一区二区| aaa欧美大片| 久久久夜色精品亚洲| 日韩av在线免费观看不卡| 99久久99久久综合| 国产日韩精品一区二区三区 | 欧美视频一区在线| 中文字幕高清一区| 精品一区二区在线视频| 欧美少妇一区二区| 亚洲婷婷综合久久一本伊一区| 激情文学综合插| 欧美一区二区三区四区在线观看 | 男人的天堂亚洲一区| 在线观看亚洲精品视频| 国产精品国产三级国产普通话三级| 久久99最新地址| 7777精品伊人久久久大香线蕉的| 有坂深雪av一区二区精品| 成人午夜精品一区二区三区| 久久―日本道色综合久久| 日本aⅴ免费视频一区二区三区| 欧美亚洲免费在线一区| 伊人性伊人情综合网| 99re这里只有精品6| 国产精品三级av| 成人激情免费电影网址| 国产欧美视频一区二区三区| 国产一二精品视频| 日韩精品中文字幕一区| 蜜臀a∨国产成人精品| 欧美精品丝袜中出| 天堂蜜桃一区二区三区| 欧美一区二区三区系列电影| 日韩高清不卡一区二区三区| 91精品国产欧美一区二区| 奇米四色…亚洲| 欧美岛国在线观看| 久久精品久久99精品久久| 欧美成人免费网站| 国产久卡久卡久卡久卡视频精品| 亚洲精品一区二区三区99| 国产美女在线观看一区| 国产精品欧美综合在线| 99精品久久只有精品| 亚洲综合色视频| 8v天堂国产在线一区二区| 久久激情五月激情| 国产人成一区二区三区影院| 国产黑丝在线一区二区三区| 国产精品免费免费| 91国产精品成人| 日韩在线一区二区| 久久免费午夜影院| 97久久超碰国产精品| 午夜av区久久| 久久你懂得1024| 色偷偷久久一区二区三区| 午夜久久福利影院| 精品福利av导航| 99re这里只有精品首页| 日韩高清国产一区在线| 欧美韩日一区二区三区| 欧美视频在线不卡| 国产精品66部| 亚洲国产精品影院|