亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? stm32f10x_tim.c

?? 用最新的32位微控制寫的原裝LCD+LED程序
?? C
?? 第 1 頁 / 共 5 頁
字號:
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
* File Name          : stm32f10x_tim.c
* Author             : MCD Application Team
* Date First Issued  : 09/29/2006
* Description        : This file provides all the TIM firmware functions.
********************************************************************************
* History:
* 05/21/2007: V0.3
* 04/02/2007: V0.2
* 02/05/2007: V0.1
* 09/29/2006: V0.01
********************************************************************************
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
*******************************************************************************/

/* Includes ------------------------------------------------------------------*/
#include "stm32f10x_tim.h"
#include "stm32f10x_rcc.h"

/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/
/* ---------------------- TIM registers bit mask ------------------------ */
#define CR1_CEN_Set                 ((u16)0x0001)
#define CR1_CEN_Reset               ((u16)0x03FE)
#define CR1_UDIS_Set                ((u16)0x0002)
#define CR1_UDIS_Reset              ((u16)0x03FD)
#define CR1_URS_Set                 ((u16)0x0004)
#define CR1_URS_Reset               ((u16)0x03FB)
#define CR1_OPM_Mask                ((u16)0x03F7)
#define CR1_CounterMode_Mask        ((u16)0x039F)
#define CR1_ARPE_Set                ((u16)0x0080)
#define CR1_ARPE_Reset              ((u16)0x037F)
#define CR1_CKD_Mask                ((u16)0x00FF)

#define CR2_CCDS_Set                ((u16)0x0008)
#define CR2_CCDS_Reset              ((u16)0x0007)
#define CR2_MMS_Mask                ((u16)0x0080)
#define CR2_TI1S_Set                ((u16)0x0080)
#define CR2_TI1S_Reset              ((u16)0xFF70)

#define SMCR_SMS_Mask               ((u16)0xFFF0)
#define SMCR_ETR_Mask               ((u16)0x00F7)
#define SMCR_TS_Mask                ((u16)0xFF87)
#define SMCR_MSM_Mask               ((u16)0xFF77)
#define SMCR_ECE_Set                ((u16)0x4000)

#define CCMR_CC13S_Mask             ((u16)0x7F7C)
#define CCMR_CC24S_Mask             ((u16)0x7C7F)
#define CCMR_TI13Direct_Set         ((u16)0x0001)
#define CCMR_TI24Direct_Set         ((u16)0x0100)
#define CCMR_OC13FE_Mask            ((u16)0x7F7B)
#define CCMR_OC24FE_Mask            ((u16)0x7B7F)
#define CCMR_OC13PE_Mask            ((u16)0x7F77)
#define CCMR_OC24PE_Mask            ((u16)0x777F)
#define CCMR_OCM13_Mask             ((u16)0x7F0F)
#define CCMR_OCM24_Mask             ((u16)0x0F7F)

#define CCMR_OC13CE_Mask            ((u16)0xFF7F)
#define CCMR_OC24CE_Mask            ((u16)0x7FFF)

#define CCMR_IC13PSC_Mask           ((u16)0xFFF3)
#define CCMR_IC24PSC_Mask           ((u16)0xF3FF)
#define CCMR_IC13F_Mask             ((u16)0xFF0F)
#define CCMR_IC24F_Mask             ((u16)0x0FFF)

#define CCER_CC1P_Mask              ((u16)0xFFFD)
#define CCER_CC2P_Mask              ((u16)0xFFDF)
#define CCER_CC3P_Mask              ((u16)0xFDFF)
#define CCER_CC4P_Mask              ((u16)0xDFFF)

#define CCER_CC1E_Set               ((u16)0x0001)
#define CCER_CC1E_Reset             ((u16)0xFFFE)
#define CCER_CC1E_Mask              ((u16)0xFFFE)

#define CCER_CC2E_Set               ((u16)0x0010)
#define CCER_CC2E_Reset             ((u16)0xFFEF)
#define CCER_CC2E_Mask              ((u16)0xFFEF)

#define CCER_CC3E_Set               ((u16)0x0100)
#define CCER_CC3E_Reset             ((u16)0xFEFF)

#define CCER_CC4E_Set               ((u16)0x1000)
#define CCER_CC4E_Reset             ((u16)0xEFFF)
#define CCER_CC4E_Mask              ((u16)0xEFFF)

#define DCR_DMA_Mask                ((u16)0x0000)

/* TIM private Masks */
#define TIM_Period_Reset_Mask       ((u16)0x0000)
#define TIM_Prescaler_Reset_Mask    ((u16)0x0000)
#define TIM_Pulse_Reset_Mask        ((u16)0x0000)
#define TIM_ICFilter_Mask           ((u8)0x00)

/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
static uc16 Tab_OCModeMask[4] = {0xFF00, 0x00FF, 0xFF00, 0x00FF};
static uc16 Tab_PolarityMask[4] = {CCER_CC1P_Mask, CCER_CC2P_Mask, CCER_CC3P_Mask, CCER_CC4P_Mask};

/* Private function prototypes -----------------------------------------------*/
static void PWMI_Config(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct);
static void TI1_Config(TIM_TypeDef* TIMx, u16 TIM_ICPolarity, u16 TIM_ICSelection,
                       u8 TIM_ICFilter);
static void TI2_Config(TIM_TypeDef* TIMx, u16 TIM_ICPolarity, u16 TIM_ICSelection,
                       u8 TIM_ICFilter);
static void TI3_Config(TIM_TypeDef* TIMx, u16 TIM_ICPolarity, u16 TIM_ICSelection,
                       u8 TIM_ICFilter);
static void TI4_Config(TIM_TypeDef* TIMx, u16 TIM_ICPolarity, u16 TIM_ICSelection,
                       u8 TIM_ICFilter);
/* Private functions ---------------------------------------------------------*/

/*******************************************************************************
* Function Name  : TIM_DeInit
* Description    : Deinitializes the TIMx peripheral registers to their default
*                  reset values.
* Input          : - TIMx: where x can be 2, 3 or 4 to select the TIM peripheral.
* Output         : None
* Return         : None
*******************************************************************************/
void TIM_DeInit(TIM_TypeDef* TIMx)
{  
  switch (*(u32*)&TIMx)
  {
    case TIM2_BASE:
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM2, ENABLE);
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM2, DISABLE);
      break;
 
    case TIM3_BASE:
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM3, ENABLE);
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM3, DISABLE);
      break;
 
    case TIM4_BASE:
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM4, ENABLE);
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM4, DISABLE);
      break;
 
    default:
      break;
  }
}

/*******************************************************************************
* Function Name  : TIM_TimeBaseInit
* Description    : Initializes the TIMx Time Base Unit peripheral according to 
*                  the specified parameters in the TIM_TimeBaseInitStruct.
* Input          : - TIMx: where x can be 2, 3 or 4 to select the TIM peripheral.
*                  - TIM_TimeBaseInitStruct: pointer to a TIM_TimeBaseInitTypeDef
*                   structure that contains the configuration information for
*                   the specified TIM peripheral.
* Output         : None
* Return         : None
*******************************************************************************/
void TIM_TimeBaseInit(TIM_TypeDef* TIMx, TIM_TimeBaseInitTypeDef* TIM_TimeBaseInitStruct)
{
  /* Check the parameters */
  assert(IS_TIM_COUNTER_MODE(TIM_TimeBaseInitStruct->TIM_CounterMode));
  assert(IS_TIM_CKD_DIV(TIM_TimeBaseInitStruct->TIM_ClockDivision));
  
  /* Set the Autoreload value */
  TIMx->ARR = TIM_TimeBaseInitStruct->TIM_Period ;

  /* Set the Prescaler value */
  TIMx->PSC = TIM_TimeBaseInitStruct->TIM_Prescaler;

  /* Select the Counter Mode and set the clock division */
  TIMx->CR1 &= CR1_CKD_Mask & CR1_CounterMode_Mask;
  TIMx->CR1 |= (u32)TIM_TimeBaseInitStruct->TIM_ClockDivision |
               TIM_TimeBaseInitStruct->TIM_CounterMode;
}
/*******************************************************************************
* Function Name  : TIM_OCInit
* Description    : Initializes the TIMx peripheral according to the specified
*                  parameters in the TIM_OCInitStruct.
* Input          : - TIMx: where x can be 2, 3 or 4 to select the TIM peripheral.
*                  - TIM_OCInitStruct: pointer to a TIM_OCInitTypeDef structure
*                    that contains the configuration information for the specified
*                    TIM peripheral.
* Output         : None
* Return         : None
*******************************************************************************/
void TIM_OCInit(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct)
{
  u32 tmpccmrx = 0, tmpccer = 0;
  
  /* Check the parameters */
  assert(IS_TIM_OC_MODE(TIM_OCInitStruct->TIM_OCMode));
  assert(IS_TIM_CHANNEL(TIM_OCInitStruct->TIM_Channel));
  assert(IS_TIM_OC_POLARITY(TIM_OCInitStruct->TIM_OCPolarity));

  tmpccer = TIMx->CCER;

  if ((TIM_OCInitStruct->TIM_Channel == (u16)TIM_Channel_1) ||
      (TIM_OCInitStruct->TIM_Channel == (u16)TIM_Channel_2))
  {
    tmpccmrx = TIMx->CCMR1;
    
    /* Reset the Output Compare Bits */
    tmpccmrx &= Tab_OCModeMask[TIM_OCInitStruct->TIM_Channel];

    /* Set the Output Polarity level */
    tmpccer &= Tab_PolarityMask[TIM_OCInitStruct->TIM_Channel];

    if (TIM_OCInitStruct->TIM_Channel == TIM_Channel_1)
    {
      /* Disable the Channel 1: Reset the CCE Bit */
      TIMx->CCER &= CCER_CC1E_Reset;

      /* Select the Output Compare Mode */
      tmpccmrx |= TIM_OCInitStruct->TIM_OCMode;

      /* Set the Capture Compare Register value */
      TIMx->CCR1 = TIM_OCInitStruct->TIM_Pulse;

      /* Set the Capture Compare Enable Bit */
      tmpccer |= CCER_CC1E_Set;

      /* Set the Capture Compare Polarity */
      tmpccer |= TIM_OCInitStruct->TIM_OCPolarity;
    }
    else /* TIM_Channel_2 */
    {
      /* Disable the Channel 2: Reset the CCE Bit */
      TIMx->CCER &= CCER_CC2E_Reset;

      /* Select the Output Compare Mode */
      tmpccmrx |= (u32)TIM_OCInitStruct->TIM_OCMode << 8;

      /* Set the Capture Compare Register value */
      TIMx->CCR2 = TIM_OCInitStruct->TIM_Pulse;

      /* Set the Capture Compare Enable Bit */
      tmpccer |= CCER_CC2E_Set;

      /* Set the Capture Compare Polarity */
      tmpccer |= (u32)TIM_OCInitStruct->TIM_OCPolarity << 4;
    }

    TIMx->CCMR1 = (u16)tmpccmrx;
  }
  else 
  {
    if ((TIM_OCInitStruct->TIM_Channel == TIM_Channel_3) ||
        (TIM_OCInitStruct->TIM_Channel == TIM_Channel_4))
    { 
      tmpccmrx = TIMx->CCMR2;

      /* Reset the Output Compare Bits */
      tmpccmrx &= Tab_OCModeMask[TIM_OCInitStruct->TIM_Channel];

      /* Set the Output Polarity level */
      tmpccer &= Tab_PolarityMask[TIM_OCInitStruct->TIM_Channel];

      if (TIM_OCInitStruct->TIM_Channel == TIM_Channel_3)
      {
        /* Disable the Channel 3: Reset the CCE Bit */
        TIMx->CCER &= CCER_CC3E_Reset;

        /* Select the Output Compare Mode */
        tmpccmrx |= TIM_OCInitStruct->TIM_OCMode;

        /* Set the Capture Compare Register value */
        TIMx->CCR3 = TIM_OCInitStruct->TIM_Pulse;

        /* Set the Capture Compare Enable Bit */
        tmpccer |= CCER_CC3E_Set;

        /* Set the Capture Compare Polarity */
        tmpccer |= (u32)TIM_OCInitStruct->TIM_OCPolarity << 8;
      }
      else  /* TIM_Channel_4 */
      {
        /* Disable the Channel 4: Reset the CCE Bit */
        TIMx->CCER &= CCER_CC4E_Reset;

       /* Select the Output Compare Mode */
        tmpccmrx |= (u32)TIM_OCInitStruct->TIM_OCMode << 8;

        /* Set the Capture Compare Register value */
        TIMx->CCR4 = TIM_OCInitStruct->TIM_Pulse;

        /* Set the Capture Compare Enable Bit */
        tmpccer |= CCER_CC4E_Set;

        /* Set the Capture Compare Polarity */
        tmpccer |= (u32)TIM_OCInitStruct->TIM_OCPolarity << 12;
      }

      TIMx->CCMR2 = (u16)tmpccmrx;
    }
  }
  
  TIMx->CCER = (u16)tmpccer;
}

/*******************************************************************************
* Function Name  : TIM_ICInit
* Description    : Initializes the TIMx peripheral according to the specified
*                  parameters in the TIM_ICInitStruct.
* Input          : - TIMx: where x can be 2, 3 or 4 to select the TIM peripheral.
*                  - TIM_ICInitStruct: pointer to a TIM_ICInitTypeDef structure
*                    that contains the configuration information for the specified
*                    TIM peripheral.
* Output         : None
* Return         : None
*******************************************************************************/
void TIM_ICInit(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct)
{
  /* Check the parameters */
  assert(IS_TIM_IC_MODE(TIM_ICInitStruct->TIM_ICMode));
  assert(IS_TIM_CHANNEL(TIM_ICInitStruct->TIM_Channel));
  assert(IS_TIM_IC_POLARITY(TIM_ICInitStruct->TIM_ICPolarity));
  assert(IS_TIM_IC_SELECTION(TIM_ICInitStruct->TIM_ICSelection));
  assert(IS_TIM_IC_PRESCALER(TIM_ICInitStruct->TIM_ICPrescaler));
  assert(IS_TIM_IC_FILTER(TIM_ICInitStruct->TIM_ICFilter));
  
  if (TIM_ICInitStruct->TIM_ICMode == TIM_ICMode_ICAP)
  {
    if (TIM_ICInitStruct->TIM_Channel == TIM_Channel_1)
    {
      /* TI1 Configuration */
      TI1_Config(TIMx, TIM_ICInitStruct->TIM_ICPolarity,
                 TIM_ICInitStruct->TIM_ICSelection,
                 TIM_ICInitStruct->TIM_ICFilter);

      /* Set the Input Capture Prescaler value */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品日韩一| 欧美片在线播放| 久久精品欧美一区二区三区不卡| 午夜欧美视频在线观看| 51精品久久久久久久蜜臀| 免费久久99精品国产| 欧美mv日韩mv国产| 国v精品久久久网| 日韩伦理av电影| 欧美午夜精品一区二区蜜桃| 日本视频一区二区三区| 久久久久久久综合日本| 97se狠狠狠综合亚洲狠狠| 亚洲风情在线资源站| 日韩亚洲欧美综合| 成人涩涩免费视频| 一区二区三区美女视频| 日韩午夜激情免费电影| 国产成人a级片| 亚洲影视在线播放| 精品理论电影在线| av动漫一区二区| 五月综合激情网| 精品成人免费观看| 色综合久久久网| 免费观看一级欧美片| 亚洲婷婷在线视频| 日韩天堂在线观看| 99久久精品免费观看| 秋霞电影网一区二区| 国产精品天美传媒沈樵| 在线不卡欧美精品一区二区三区| 国产永久精品大片wwwapp| 夜夜夜精品看看| 久久免费美女视频| 欧美精品在欧美一区二区少妇| 国产91清纯白嫩初高中在线观看| 香蕉乱码成人久久天堂爱免费| 久久九九久精品国产免费直播| 欧美午夜理伦三级在线观看| 成人综合婷婷国产精品久久| 免费不卡在线视频| 一区二区三区欧美| 国产精品色呦呦| 日韩精品在线看片z| 91成人在线免费观看| 国产91综合一区在线观看| 丝袜亚洲另类欧美| 一区二区三区四区高清精品免费观看 | 成人激情免费电影网址| 亚洲不卡一区二区三区| 亚洲男女一区二区三区| 2014亚洲片线观看视频免费| 欧美日本一区二区三区四区| 成人av在线网站| 韩国成人在线视频| 蜜桃视频免费观看一区| 亚洲国产成人高清精品| 中文字幕一区二区在线播放| 精品国产凹凸成av人网站| 欧美区视频在线观看| 91久久一区二区| 94色蜜桃网一区二区三区| 国产二区国产一区在线观看 | 日韩av中文字幕一区二区| |精品福利一区二区三区| 久久精品一区二区三区四区| 欧美一区午夜精品| 4438x亚洲最大成人网| 欧美色视频一区| 在线精品视频小说1| 99国产精品国产精品毛片| 成年人国产精品| 丁香五精品蜜臀久久久久99网站| 精品亚洲成a人| 久久99国内精品| 九九国产精品视频| 美女视频网站久久| 久久99精品国产麻豆婷婷洗澡| 日韩不卡手机在线v区| 日韩成人免费电影| 日本中文字幕一区二区有限公司| 蜜桃精品在线观看| 久久精品国产一区二区三区免费看| 三级欧美在线一区| 美女一区二区在线观看| 韩国精品久久久| 高清在线不卡av| 波多野结衣的一区二区三区| 99re8在线精品视频免费播放| 成人av手机在线观看| 99久久免费国产| 91久久精品午夜一区二区| 欧美三日本三级三级在线播放| 在线观看三级视频欧美| 欧美日本一区二区| 日韩精品一区二区三区视频| 国产清纯在线一区二区www| 国产精品护士白丝一区av| 亚洲欧美另类在线| 亚洲 欧美综合在线网络| 日日摸夜夜添夜夜添国产精品| 日本一不卡视频| 激情综合色播五月| 波多野结衣视频一区| 欧美日韩在线播放一区| 日韩免费视频一区| 国产精品热久久久久夜色精品三区| 亚洲欧洲成人av每日更新| 亚洲一区影音先锋| 精品一区二区三区久久| 99re这里都是精品| 555夜色666亚洲国产免| 国产欧美日韩不卡| 亚洲国产日韩av| 国产一区二三区好的| 日本久久精品电影| 欧美mv和日韩mv的网站| 中文字幕一区av| 日本欧美久久久久免费播放网| 风流少妇一区二区| 欧美精品在线一区二区三区| 国产日韩v精品一区二区| 亚洲福利视频导航| 成人一区在线观看| 欧美一区二区三区性视频| 中文字幕欧美日韩一区| 男人的天堂久久精品| 99精品桃花视频在线观看| 日韩一卡二卡三卡国产欧美| 亚洲日本韩国一区| 国模少妇一区二区三区| 欧美美女视频在线观看| 国产精品区一区二区三区| 麻豆精品一区二区综合av| 色综合天天狠狠| 久久久青草青青国产亚洲免观| 夜夜揉揉日日人人青青一国产精品| 韩国欧美国产一区| 欧美剧情电影在线观看完整版免费励志电影 | 国产成人精品一区二| 91精品国产乱码久久蜜臀| 亚洲人成7777| 高清beeg欧美| 久久久久国产一区二区三区四区| 亚洲国产成人高清精品| 不卡的av网站| 国产欧美精品一区二区色综合朱莉| 日韩国产精品91| 在线欧美小视频| 亚洲欧美另类图片小说| 国产福利电影一区二区三区| 精品国产一区久久| 美女视频免费一区| 69堂国产成人免费视频| 亚洲精品免费在线观看| 99精品国产99久久久久久白柏| 中文字幕欧美日韩一区| 国产精品一区二区不卡| 精品国产成人系列| 男女性色大片免费观看一区二区| 欧美曰成人黄网| 一区二区三区波多野结衣在线观看 | 午夜精品免费在线| 欧美亚洲尤物久久| 一区二区三区日本| 在线观看日韩一区| 亚洲国产aⅴ成人精品无吗| 日本丰满少妇一区二区三区| 亚洲欧美日韩国产综合| 色哟哟日韩精品| 亚洲精品你懂的| 欧美日韩中文精品| 天天色天天爱天天射综合| 欧美日韩国产片| 日韩在线一区二区三区| 欧美一级夜夜爽| 美女网站色91| 久久毛片高清国产| 粉嫩aⅴ一区二区三区四区五区 | 日韩亚洲欧美中文三级| 经典三级在线一区| 国产日韩亚洲欧美综合| 成人在线一区二区三区| 亚洲免费在线视频一区 二区| 91麻豆国产自产在线观看| 亚洲一区av在线| 日韩三级免费观看| 国产麻豆日韩欧美久久| 亚洲欧美怡红院| 91福利视频久久久久| 日韩高清中文字幕一区| 精品国产一区二区三区不卡| 成人午夜看片网址| 亚洲在线视频一区| 91精品国产aⅴ一区二区| 国产在线日韩欧美| 中文字幕在线免费不卡| 91黄色免费观看| 久久成人麻豆午夜电影|