亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? DSP CPU定時器的使用 中斷的使用 如何進(jìn)入中斷
?? H
?? 第 1 頁 / 共 2 頁
字號:

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 rsvd1:2;         // 5:4   reserved
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T1CMPOE:1;       // 4     Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOB_REG {
   Uint16        all;
   struct  CAPFIFOB_BITS bit;
};

/* Interrupt Mask Register bit definitions */
struct EVAIMRA_BITS {
    Uint16  PDPINTA:1;      // 0       Enable PDPINTA
    Uint16  CMP1INT:1;      // 1       Enable

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美区一区二区三区| 日韩午夜av电影| 久久精品国产99久久6| 1区2区3区国产精品| 欧美精品乱码久久久久久| 欧美日韩成人一区二区| 美洲天堂一区二卡三卡四卡视频 | 国产福利91精品一区| 亚洲成人av一区二区三区| 中文字幕不卡三区| 精品久久一区二区| 欧美三级电影一区| 9人人澡人人爽人人精品| 精品伊人久久久久7777人| 亚洲欧洲制服丝袜| 欧美国产一区视频在线观看| 日韩欧美在线影院| 337p粉嫩大胆色噜噜噜噜亚洲| 欧美亚洲一区三区| 成人app下载| 国产乱码精品一区二区三区忘忧草 | 91精品国产欧美一区二区| 99久久精品免费看国产免费软件| 久久99热99| 调教+趴+乳夹+国产+精品| 亚洲综合一二三区| 成人欧美一区二区三区黑人麻豆 | 国产精品久久久一区麻豆最新章节| 日韩欧美色综合网站| 欧美日韩精品专区| 欧美伊人久久大香线蕉综合69| 91一区在线观看| 国产精品自拍三区| 国产中文字幕精品| 久久99久久精品| 精品一区二区三区在线观看| 免费在线一区观看| 全部av―极品视觉盛宴亚洲| 亚洲国产日韩一区二区| 亚洲国产精品综合小说图片区| 亚洲美女淫视频| 亚洲激情图片小说视频| 亚洲免费资源在线播放| 亚洲乱码国产乱码精品精98午夜 | 99r国产精品| jlzzjlzz亚洲日本少妇| 成a人片国产精品| 99热这里都是精品| 91小视频在线观看| 欧美性感一区二区三区| 欧美美女bb生活片| 欧美一区二区视频在线观看2020| 3d动漫精品啪啪| 欧美成人乱码一区二区三区| 久久精品视频在线免费观看| 中文字幕欧美激情一区| 亚洲欧美另类在线| 一区二区三区日本| caoporm超碰国产精品| 99久久国产免费看| 欧美性淫爽ww久久久久无| 精品婷婷伊人一区三区三| 在线电影一区二区三区| 精品对白一区国产伦| 国产亚洲精品超碰| 亚洲自拍偷拍麻豆| 喷白浆一区二区| 国产精品99久久久久| 99精品久久免费看蜜臀剧情介绍| 色菇凉天天综合网| 日韩三区在线观看| 国产精品美女久久久久久久网站| 亚洲视频在线一区| 五月天国产精品| 国产精品 欧美精品| 色婷婷久久综合| 日韩三级视频在线观看| 精品美女一区二区| 一区二区三区日韩精品视频| 久久9热精品视频| 91丨porny丨最新| 精品久久久久久亚洲综合网| 亚洲私人黄色宅男| 青青草精品视频| 91亚洲国产成人精品一区二三| 91精品免费观看| 国产精品高清亚洲| 麻豆精品在线观看| 91在线国产观看| 日韩美一区二区三区| 亚洲人成影院在线观看| 国产一区二区调教| 欧美午夜精品理论片a级按摩| 欧美精品一区二区三区四区| 亚洲免费观看高清完整版在线 | 日韩va欧美va亚洲va久久| 国产精品一二三四| 9191精品国产综合久久久久久| 久久蜜臀精品av| 亚洲国产成人va在线观看天堂| 国产精品2024| 欧美电影免费观看高清完整版在| 亚洲男人天堂av| 国产精品一区二区在线播放| 欧美色成人综合| 亚洲蜜臀av乱码久久精品蜜桃| 国产一区二区三区美女| 欧美精品国产精品| 免费在线观看一区二区三区| 色综合中文综合网| 天天色天天操综合| 91在线无精精品入口| 国产片一区二区| 免费观看在线综合| 欧美丝袜自拍制服另类| 亚洲欧洲韩国日本视频| 国产大陆a不卡| 精品人在线二区三区| 日本最新不卡在线| 欧美精品高清视频| 亚洲va中文字幕| 色激情天天射综合网| 亚洲色图第一区| heyzo一本久久综合| 久久久国产综合精品女国产盗摄| 免费高清在线视频一区·| 欧美精品三级日韩久久| 午夜精品久久久久久久| 欧美日韩国产123区| 亚洲成av人综合在线观看| 在线视频观看一区| 亚洲一区二区三区中文字幕| 91丝袜美腿高跟国产极品老师 | 欧美精品日日鲁夜夜添| 亚洲制服欧美中文字幕中文字幕| 波波电影院一区二区三区| 中文字幕欧美国产| 成人av资源在线| 国产精品乱码一区二区三区软件| 国产成人aaaa| 欧美国产精品中文字幕| 成人国产精品免费观看视频| 国产亚洲精品7777| 成人免费毛片app| 中文字幕一区二区日韩精品绯色 | 精品视频在线视频| 三级久久三级久久| 日韩女同互慰一区二区| 免费在线观看日韩欧美| 精品伦理精品一区| 从欧美一区二区三区| 国产精品久久久久一区二区三区 | 精品国产91洋老外米糕| 国产福利视频一区二区三区| 国产欧美久久久精品影院| 成人一区二区三区在线观看| 国产精品嫩草影院av蜜臀| 成年人国产精品| 亚洲精品视频在线观看免费| 欧美日韩一区三区四区| 男女性色大片免费观看一区二区| 欧美成人官网二区| 丁香激情综合国产| 一级日本不卡的影视| 91精品一区二区三区在线观看| 国产一区二区视频在线播放| 国产精品国产三级国产aⅴ无密码 国产精品国产三级国产aⅴ原创 | 欧美大尺度电影在线| 国产麻豆日韩欧美久久| 中文字幕亚洲在| 91麻豆精品国产| 国产99久久久精品| 亚洲成人自拍一区| 久久久久免费观看| 日本乱码高清不卡字幕| 激情综合亚洲精品| 自拍偷拍欧美精品| 日韩欧美亚洲另类制服综合在线| 成人毛片在线观看| 日韩电影一区二区三区四区| 国产精品欧美一区二区三区| 欧美日韩国产高清一区二区三区| 国产剧情一区在线| 一区二区三区在线免费播放| ww久久中文字幕| 在线观看亚洲精品视频| 九九**精品视频免费播放| 亚洲天堂2016| 久久一区二区三区四区| 在线观看日韩高清av| 国产一区二区日韩精品| 夜夜嗨av一区二区三区网页| 国产午夜精品一区二区| 91精品国产综合久久福利软件| av电影在线观看完整版一区二区| 图片区小说区国产精品视频| 中文字幕一区二区三区精华液| 精品久久久久久久人人人人传媒| 欧美影院午夜播放| 成人av手机在线观看|