亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? __projnav.log

?? 六層電梯
?? LOG
?? 第 1 頁 / 共 5 頁
字號:
Project Navigator Auto-Make Log File-------------------------------------

Started process "HDL Converter".ERROR: No input file specified for the "HDL Converter" process.Please select an input file (ABEL or AHDL) from the property menu.(Right click on the "HDL Converter" process name and select 'Properties')Process "HDL Converter" did not complete due to error(s) reported by internal script.
Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "r4tgft.v"Module <dianti> compiledNo errors in compilationAnalysis of file <"dianti.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <dianti>.	stop = <u>00	up = <u>01	down = <u>10	lock = <u>11Module <dianti> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <dianti>.    Related source file is "r4tgft.v".    Found finite state machine <FSM_0> for signal <state>.    -----------------------------------------------------------------------    | States             | 3                                              |    | Transitions        | 456                                            |    | Inputs             | 46                                             |    | Outputs            | 3                                              |    | Clock              | clk (rising_edge)                              |    | Reset              | reset (negative)                               |    | Reset type         | asynchronous                                   |    | Reset State        | 00                                             |    | Encoding           | automatic                                      |    | Implementation     | LUT                                            |    -----------------------------------------------------------------------    Found 1-bit register for signal <go_up>.    Found 1-bit register for signal <forbid>.    Found 4-bit register for signal <position>.    Found 1-bit register for signal <go_down>.    Found 1-bit 4-to-1 multiplexer for signal <$n0035>.    Found 1-bit 4-to-1 multiplexer for signal <$n0037>.    Found 1-bit 4-to-1 multiplexer for signal <$n0039>.    Found 1-bit 4-to-1 multiplexer for signal <$n0041>.    Found 1-bit 4-to-1 multiplexer for signal <$n0043>.    Found 1-bit 4-to-1 multiplexer for signal <$n0045>.    Found 1-bit 4-to-1 multiplexer for signal <$n0064>.    Found 6-bit adder for signal <$n0069> created at line 106.    Found 4-bit 4-to-1 multiplexer for signal <$n0070>.    Found 4-bit 4-to-1 multiplexer for signal <$n0071>.    Found 4-bit 4-to-1 multiplexer for signal <$n0072>.    Found 5-bit register for signal <request_down_floor>.    Found 6-bit register for signal <request_stop_floor>.    Found 5-bit register for signal <request_up_floor>.    Found 6-bit register for signal <t>.    Summary:	inferred   1 Finite State Machine(s).	inferred  25 D-type flip-flop(s).	inferred   1 Adder/Subtractor(s).	inferred  19 Multiplexer(s).Unit <dianti> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Analyzing FSM <FSM_0> for best encoding.Optimizing FSM <FSM_0> on signal <state[1:2]> with sequential encoding.------------------- State | Encoding------------------- 00    | 00 01    | 01 10    | 10-------------------Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# FSMs                             : 1# Adders/Subtractors               : 1 6-bit adder                       : 1# Registers                        : 23 1-bit register                    : 21 4-bit register                    : 1 6-bit register                    : 1# Multiplexers                     : 10 1-bit 4-to-1 multiplexer          : 7 4-bit 4-to-1 multiplexer          : 3==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <dianti> ...WARNING:Xst:1710 - FF/Latch  <position_3> (without init value) has a constant value of 0 in block <dianti>.Loading device for application Rf_Device from file 'v100.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block dianti, actual ratio is 12.FlipFlop position_2 has been replicated 2 time(s)FlipFlop request_stop_floor_0 has been replicated 1 time(s)FlipFlop request_up_floor_0 has been replicated 1 time(s)FlipFlop state_FFd1 has been replicated 1 time(s)=========================================================================*                            Final Report                               *=========================================================================Device utilization summary:---------------------------Selected Device : v100pq240-4  Number of Slices:                     150  out of   1200    12%   Number of Slice Flip Flops:            35  out of   2400     1%   Number of 4 input LUTs:               284  out of   2400    11%   Number of bonded IOBs:                 17  out of    170    10%   Number of GCLKs:                        1  out of      4    25%  =========================================================================TIMING REPORTClock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 35    |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4   Minimum period: 16.069ns (Maximum Frequency: 62.232MHz)   Minimum input arrival time before clock: 9.738ns   Maximum output required time after clock: 11.424ns   Maximum combinational path delay: No path found=========================================================================
Started process "Translate".Command Line: ngdbuild -intstyle ise -dd d:\df/_ngo -uc df.ucf -p xcv100-pq240-4dianti.ngc dianti.ngd Reading NGO file 'D:/df/dianti.ngc' ...Applying constraints in "df.ucf" to the design...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Writing NGD file "dianti.ngd" ...Writing NGDBUILD log file "dianti.bld"...NGDBUILD done.

Project Navigator Auto-Make Log File-------------------------------------

Started process "Translate".Command Line: ngdbuild -intstyle ise -dd d:\df/_ngo -uc df.ucf -p xcv100-pq240-4dianti.ngc dianti.ngd Reading NGO file 'D:/df/dianti.ngc' ...Applying constraints in "df.ucf" to the design...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Writing NGD file "dianti.ngd" ...Writing NGDBUILD log file "dianti.bld"...NGDBUILD done.
Started process "Map".Using target part "v100pq240-4".Mapping design into LUTs...Running directed packing...Running delay-based LUT packing...Running related packing...Design Summary:Number of errors:      0Number of warnings:    0Logic Utilization:  Number of Slice Flip Flops:        32 out of  2,400    1%  Number of 4 input LUTs:           280 out of  2,400   11%Logic Distribution:    Number of occupied Slices:                         149 out of  1,200   12%    Number of Slices containing only related logic:    149 out of    149  100%    Number of Slices containing unrelated logic:         0 out of    149    0%        *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:          285 out of  2,400   11%      Number used as logic:                       280      Number used as a route-thru:                  5   Number of bonded IOBs:            16 out of    166    9%      IOB Flip Flops:                               3   Number of GCLKs:                   1 out of      4   25%   Number of GCLKIOBs:                1 out of      4   25%Total equivalent gate count for design:  2,008Additional JTAG gate count for IOBs:  816Peak Memory Usage:  97 MBNOTES:   Related logic is defined as being logic that shares connectivity - e.g. two   LUTs are "related" if they share common inputs.  When assembling slices,   Map gives priority to combine logic that is related.  Doing so results in   the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin packing   unrelated logic into a slice once 99% of the slices are occupied through   related logic packing.   Note that once logic distribution reaches the 99% level through related   logic packing, this does not mean the device is completely utilized.   Unrelated logic packing will then begin, continuing until all usable LUTs   and FFs are occupied.  Depending on your timing budget, increased levels of   unrelated logic packing may adversely affect the overall timing performance   of your design.Mapping completed.See MAP report file "dianti_map.mrp" for details.

Project Navigator Auto-Make Log File-------------------------------------

Started process "Translate".Command Line: ngdbuild -intstyle ise -dd d:\df/_ngo -uc df.ucf -p xcv100-pq240-4dianti.ngc dianti.ngd Reading NGO file 'D:/df/dianti.ngc' ...Applying constraints in "df.ucf" to the design...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Writing NGD file "dianti.ngd" ...Writing NGDBUILD log file "dianti.bld"...NGDBUILD done.

Project Navigator Auto-Make Log File-------------------------------------

Started process "Create Schematic Symbol".Compiling verilog file "r4tgft.v"tdtfi(verilog) completed successfully.



Project Navigator Auto-Make Log File-------------------------------------

Started process "View HDL Instantiation Template".Compiling verilog file "r4tgft.v"tdtfi(verilog) completed successfully.


Project Navigator Auto-Make Log File-------------------------------------

Started process "Map".Using target part "v100pq240-4".Mapping design into LUTs...Running directed packing...Running delay-based LUT packing...Running related packing...Design Summary:Number of errors:      0Number of warnings:    0Logic Utilization:  Number of Slice Flip Flops:        32 out of  2,400    1%  Number of 4 input LUTs:           280 out of  2,400   11%Logic Distribution:    Number of occupied Slices:                         149 out of  1,200   12%    Number of Slices containing only related logic:    149 out of    149  100%    Number of Slices containing unrelated logic:         0 out of    149    0%        *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:          285 out of  2,400   11%      Number used as logic:                       280      Number used as a route-thru:                  5   Number of bonded IOBs:            16 out of    166    9%      IOB Flip Flops:                               3   Number of GCLKs:                   1 out of      4   25%   Number of GCLKIOBs:                1 out of      4   25%Total equivalent gate count for design:  2,008Additional JTAG gate count for IOBs:  816Peak Memory Usage:  97 MBNOTES:   Related logic is defined as being logic that shares connectivity - e.g. two   LUTs are "related" if they share common inputs.  When assembling slices,   Map gives priority to combine logic that is related.  Doing so results in   the best timing performance.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产伦理精品不卡| 欧美一级理论性理论a| 欧美激情在线一区二区三区| 国产精品一二二区| 国产精品高潮呻吟久久| 91浏览器打开| 夜夜爽夜夜爽精品视频| 制服丝袜一区二区三区| 日本麻豆一区二区三区视频| 久久久久久亚洲综合影院红桃| 国产成人久久精品77777最新版本| 国产调教视频一区| 在线亚洲精品福利网址导航| 天涯成人国产亚洲精品一区av| 884aa四虎影成人精品一区| 麻豆精品一二三| 国产精品久久久久久福利一牛影视| 99国产精品视频免费观看| 天堂一区二区在线| 久久久亚洲国产美女国产盗摄 | 韩国中文字幕2020精品| 国产午夜精品久久久久久久| 91亚洲资源网| 免费在线看一区| 国产精品欧美久久久久一区二区 | 粉嫩欧美一区二区三区高清影视 | 91麻豆精品国产91久久久久久| 久久激情综合网| 亚洲视频一区在线| 日韩精品一区二区三区视频播放| 99久久99久久久精品齐齐| 日日摸夜夜添夜夜添国产精品| 国产日韩欧美不卡| 在线不卡a资源高清| 粉嫩13p一区二区三区| 青娱乐精品视频在线| 亚洲日本在线天堂| 久久综合九色综合欧美98| 在线免费不卡电影| 成人福利在线看| 极品少妇xxxx精品少妇偷拍| 亚洲综合一区二区精品导航| 国产区在线观看成人精品| 91精品国产综合久久香蕉麻豆| 99re8在线精品视频免费播放| 免费成人av在线| 亚洲制服欧美中文字幕中文字幕| 久久免费国产精品| 538prom精品视频线放| 一本一本大道香蕉久在线精品| 国产一区二区伦理| 亚洲高清免费视频| 亚洲欧美日本韩国| 国产精品伦一区| 久久久久久久综合| 日韩一区二区在线观看视频播放| 欧美中文字幕一区| 成人avav影音| 懂色av一区二区三区蜜臀| 久久成人免费日本黄色| 日本不卡123| 亚洲成人自拍一区| 亚洲精品美腿丝袜| 一区二区三区资源| 亚洲色欲色欲www在线观看| 欧美国产精品一区二区| 精品少妇一区二区三区免费观看| 欧美人xxxx| 欧美日韩aaaaa| 欧美视频一区在线观看| 欧洲精品在线观看| 一道本成人在线| 91啪亚洲精品| 欧洲av一区二区嗯嗯嗯啊| 91蜜桃网址入口| 色综合色综合色综合色综合色综合| 高清在线成人网| 成人免费毛片app| 99久久精品99国产精品| 成人精品电影在线观看| 91在线国内视频| 色综合中文字幕国产 | 成人深夜福利app| 成人午夜视频在线观看| 不卡一区二区在线| 91视频在线观看免费| 一本到高清视频免费精品| 日本韩国一区二区三区| 欧美色网站导航| 欧美福利电影网| 日韩欧美一区二区久久婷婷| 久久综合久久综合久久综合| 国产亚洲一区二区三区| 亚洲欧洲一区二区在线播放| 一区二区三区欧美激情| 五月天国产精品| 国产老妇另类xxxxx| 成人一区二区视频| 在线观看网站黄不卡| 777久久久精品| 国产人久久人人人人爽| 一区二区在线免费| 视频在线在亚洲| 国产精品白丝av| 一本色道久久综合狠狠躁的推荐| 欧美揉bbbbb揉bbbbb| 精品福利一区二区三区| 国产精品麻豆一区二区| 亚洲国产中文字幕| 韩国av一区二区三区在线观看| 99久久久久久99| 91精品国产综合久久香蕉的特点| 久久久久久99久久久精品网站| 亚洲欧美另类在线| 日本美女视频一区二区| 不卡电影免费在线播放一区| 精品视频123区在线观看| 精品国产乱子伦一区| 亚洲天天做日日做天天谢日日欢| 日韩国产欧美在线视频| 91婷婷韩国欧美一区二区| 日韩欧美第一区| 自拍偷拍国产亚洲| 国产一区美女在线| 欧美日韩不卡视频| 一色桃子久久精品亚洲| 精品一区二区日韩| 在线观看欧美精品| 国产亚洲视频系列| 日韩精品成人一区二区三区| 97se亚洲国产综合自在线| 精品久久久久久久人人人人传媒| 亚洲美女区一区| 岛国一区二区三区| 精品奇米国产一区二区三区| 亚洲福利一二三区| 欧美日韩一区三区四区| 欧美国产精品劲爆| 狠狠色丁香婷综合久久| 欧美福利视频一区| 亚洲国产日产av| 91香蕉视频mp4| 国产农村妇女精品| 寂寞少妇一区二区三区| 精品视频免费在线| 一区二区三区精品久久久| 成人激情电影免费在线观看| 精品电影一区二区| 热久久一区二区| 欧美日韩国产色站一区二区三区| 亚洲视频免费在线观看| 成人精品一区二区三区四区| 久久亚洲综合色一区二区三区| 另类综合日韩欧美亚洲| 欧美精品三级日韩久久| 亚洲国产精品影院| 91国内精品野花午夜精品| 亚洲婷婷综合色高清在线| 不卡电影免费在线播放一区| 欧美国产精品一区二区| 国产成人亚洲精品青草天美| 久久久久久夜精品精品免费| 国内精品自线一区二区三区视频| 欧美成人精品高清在线播放| 秋霞成人午夜伦在线观看| 91麻豆精品国产91久久久久 | 一本色道久久加勒比精品| 中文字幕中文乱码欧美一区二区 | 老汉av免费一区二区三区| 日韩一二在线观看| 精品亚洲porn| 久久青草欧美一区二区三区| 精品一区二区三区在线观看国产| 久久伊人蜜桃av一区二区| 国产麻豆91精品| 欧美韩国日本不卡| 97精品超碰一区二区三区| 亚洲精品伦理在线| 欧美另类videos死尸| 奇米影视一区二区三区小说| 91精品国产色综合久久不卡蜜臀| 日本成人中文字幕在线视频| 日韩精品一区二区三区蜜臀| 国产一区在线看| 国产精品区一区二区三区| 91蜜桃视频在线| 日本不卡中文字幕| 久久久.com| 91免费看视频| 亚洲尤物在线视频观看| 欧美一区二区黄| 国产传媒一区在线| 一区二区三区在线免费视频| 欧美一区二区三区四区久久| 狠狠色丁香久久婷婷综合丁香| 国产精品伦一区| 欧美老女人在线| 成人免费观看av| 日本欧美肥老太交大片| 欧美国产精品一区二区|