亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? __projnav.log

?? 六層電梯
?? LOG
?? 第 1 頁 / 共 5 頁
字號:
   Map gives priority to combine logic that is related.  Doing so results in   the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin packing   unrelated logic into a slice once 99% of the slices are occupied through   related logic packing.   Note that once logic distribution reaches the 99% level through related   logic packing, this does not mean the device is completely utilized.   Unrelated logic packing will then begin, continuing until all usable LUTs   and FFs are occupied.  Depending on your timing budget, increased levels of   unrelated logic packing may adversely affect the overall timing performance   of your design.Mapping completed.See MAP report file "dianti_map.mrp" for details.
Started process "Place & Route".Constraints file: dianti.pcf.Loading device for application Rf_Device from file 'v100.nph' in environmentC:/Xilinx.   "dianti" is an NCD, version 3.1, device xcv100, package pq240, speed -4Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 125.000Celsius)Initializing voltage to 2.375 Volts. (default - Range: 2.375 to 2.625 Volts)Device speed data version:  "FINAL 1.123 2005-01-22".Device Utilization Summary:   Number of GCLKs                     1 out of 4      25%   Number of External GCLKIOBs         1 out of 4      25%      Number of LOCed GCLKIOBs         1 out of 1     100%   Number of External IOBs            16 out of 166     9%      Number of LOCed IOBs            15 out of 16     93%   Number of SLICEs                  149 out of 1200   12%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Starting PlacerPhase 1.1Phase 1.1 (Checksum:9899b8) REAL time: 0 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 0 secs Phase 3.23Phase 3.23 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.3Phase 4.3 (Checksum:26259fc) REAL time: 0 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 0 secs Phase 6.8......................Phase 6.8 (Checksum:9c4455) REAL time: 0 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 0 secs Phase 8.18Phase 8.18 (Checksum:4c4b3f8) REAL time: 0 secs Phase 9.5Phase 9.5 (Checksum:55d4a77) REAL time: 0 secs Writing design to file dianti.ncdTotal REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Starting RouterPhase 1: 1115 unrouted;       REAL time: 0 secs Phase 2: 1085 unrouted;       REAL time: 0 secs Phase 3: 369 unrouted;       REAL time: 1 secs Phase 4: 0 unrouted;       REAL time: 1 secs Total REAL time to Router completion: 1 secs Total CPU time to Router completion: 1 secs Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+|           clk_BUFGP |      GCLKBUF3| No   |   30 |  0.055     |  0.515      |+---------------------+--------------+------+------+------------+-------------+Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 1 secs Total CPU time to PAR completion: 1 secs Peak Memory Usage:  65 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 0Number of info messages: 1Writing design to file dianti.ncdPAR done!Started process "Generate Post-Place & Route Static Timing".Loading device for application Rf_Device from file 'v100.nph' in environmentC:/Xilinx.   "dianti" is an NCD, version 3.1, device xcv100, package pq240, speed -4Analysis completed Thu Jan 10 20:04:06 2008--------------------------------------------------------------------------------Generating Report ...Number of warnings: 0Total time: 0 secs 

Started process "Generate Programming File".

Project Navigator Auto-Make Log File-------------------------------------


Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "r4tgft.v"Module <dianti> compiledNo errors in compilationAnalysis of file <"dianti.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <dianti>.	stop = <u>00	up = <u>01	down = <u>10	lock = <u>11Module <dianti> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <dianti>.    Related source file is "r4tgft.v".    Found finite state machine <FSM_0> for signal <state>.    -----------------------------------------------------------------------    | States             | 3                                              |    | Transitions        | 456                                            |    | Inputs             | 46                                             |    | Outputs            | 3                                              |    | Clock              | clk (rising_edge)                              |    | Reset              | reset (negative)                               |    | Reset type         | asynchronous                                   |    | Reset State        | 00                                             |    | Encoding           | automatic                                      |    | Implementation     | LUT                                            |    -----------------------------------------------------------------------    Found 1-bit register for signal <go_up>.    Found 1-bit register for signal <forbid>.    Found 4-bit register for signal <position>.    Found 1-bit register for signal <go_down>.    Found 1-bit 4-to-1 multiplexer for signal <$n0035>.    Found 1-bit 4-to-1 multiplexer for signal <$n0037>.    Found 1-bit 4-to-1 multiplexer for signal <$n0039>.    Found 1-bit 4-to-1 multiplexer for signal <$n0041>.    Found 1-bit 4-to-1 multiplexer for signal <$n0043>.    Found 1-bit 4-to-1 multiplexer for signal <$n0045>.    Found 1-bit 4-to-1 multiplexer for signal <$n0064>.    Found 6-bit adder for signal <$n0069> created at line 106.    Found 4-bit 4-to-1 multiplexer for signal <$n0070>.    Found 4-bit 4-to-1 multiplexer for signal <$n0071>.    Found 4-bit 4-to-1 multiplexer for signal <$n0072>.    Found 5-bit register for signal <request_down_floor>.    Found 6-bit register for signal <request_stop_floor>.    Found 5-bit register for signal <request_up_floor>.    Found 6-bit register for signal <t>.    Summary:	inferred   1 Finite State Machine(s).	inferred  25 D-type flip-flop(s).	inferred   1 Adder/Subtractor(s).	inferred  19 Multiplexer(s).Unit <dianti> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Analyzing FSM <FSM_0> for best encoding.Optimizing FSM <FSM_0> on signal <state[1:2]> with sequential encoding.------------------- State | Encoding------------------- 00    | 00 01    | 01 10    | 10-------------------Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# FSMs                             : 1# Adders/Subtractors               : 1 6-bit adder                       : 1# Registers                        : 23 1-bit register                    : 21 4-bit register                    : 1 6-bit register                    : 1# Multiplexers                     : 10 1-bit 4-to-1 multiplexer          : 7 4-bit 4-to-1 multiplexer          : 3==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <dianti> ...WARNING:Xst:1710 - FF/Latch  <position_3> (without init value) has a constant value of 0 in block <dianti>.Loading device for application Rf_Device from file 'v100.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block dianti, actual ratio is 12.FlipFlop position_2 has been replicated 2 time(s)FlipFlop request_stop_floor_0 has been replicated 1 time(s)FlipFlop request_up_floor_0 has been replicated 1 time(s)FlipFlop state_FFd1 has been replicated 1 time(s)=========================================================================*                            Final Report                               *=========================================================================Device utilization summary:---------------------------Selected Device : v100pq240-4  Number of Slices:                     150  out of   1200    12%   Number of Slice Flip Flops:            35  out of   2400     1%   Number of 4 input LUTs:               284  out of   2400    11%   Number of bonded IOBs:                 17  out of    170    10%   Number of GCLKs:                        1  out of      4    25%  =========================================================================TIMING REPORTClock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 35    |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4   Minimum period: 16.069ns (Maximum Frequency: 62.232MHz)   Minimum input arrival time before clock: 9.738ns   Maximum output required time after clock: 11.424ns   Maximum combinational path delay: No path found=========================================================================

Project Navigator Auto-Make Log File-------------------------------------

Started process "Translate".Command Line: ngdbuild -intstyle ise -dd d:\df/_ngo -uc df.ucf -p xcv100-pq240-4dianti.ngc dianti.ngd Reading NGO file 'D:/df/dianti.ngc' ...Applying constraints in "df.ucf" to the design...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Writing NGD file "dianti.ngd" ...Writing NGDBUILD log file "dianti.bld"...NGDBUILD done.
Started process "Map".Using target part "v100pq240-4".Mapping design into LUTs...Running directed packing...Running delay-based LUT packing...Running related packing...Design Summary:Number of errors:      0Number of warnings:    0Logic Utilization:  Number of Slice Flip Flops:        32 out of  2,400    1%  Number of 4 input LUTs:           280 out of  2,400   11%Logic Distribution:    Number of occupied Slices:                         149 out of  1,200   12%    Number of Slices containing only related logic:    149 out of    149  100%    Number of Slices containing unrelated logic:         0 out of    149    0%        *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:          285 out of  2,400   11%      Number used as logic:                       280      Number used as a route-thru:                  5   Number of bonded IOBs:            16 out of    166    9%      IOB Flip Flops:                               3   Number of GCLKs:                   1 out of      4   25%   Number of GCLKIOBs:                1 out of      4   25%Total equivalent gate count for design:  2,008Additional JTAG gate count for IOBs:  816Peak Memory Usage:  97 MBNOTES:   Related logic is defined as being logic that shares connectivity - e.g. two   LUTs are "related" if they share common inputs.  When assembling slices,   Map gives priority to combine logic that is related.  Doing so results in

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
综合久久久久综合| 精品国产欧美一区二区| 蜜臂av日日欢夜夜爽一区| 国产清纯美女被跳蛋高潮一区二区久久w| va亚洲va日韩不卡在线观看| 日韩精彩视频在线观看| 国产日韩精品一区二区三区| 91蝌蚪porny| 久久99精品国产| 夜夜嗨av一区二区三区中文字幕| 欧美喷潮久久久xxxxx| 波多野结衣中文字幕一区| 免费观看一级欧美片| 亚洲久本草在线中文字幕| 26uuu国产日韩综合| 欧美日韩一区二区在线视频| 国产福利一区二区| 青草av.久久免费一区| 亚洲乱码中文字幕| 国产清纯白嫩初高生在线观看91 | 亚洲福利视频一区二区| 欧美电视剧免费全集观看| 一本到高清视频免费精品| 狠狠色丁香久久婷婷综合_中| 亚洲一区二区三区在线播放| 中文字幕av一区二区三区免费看| 欧美丰满美乳xxx高潮www| 97久久超碰精品国产| 国产揄拍国内精品对白| 丝袜诱惑亚洲看片| 一区二区三区四区五区视频在线观看| 久久精品亚洲麻豆av一区二区| 欧美日韩国产首页| 欧美专区在线观看一区| av中文字幕在线不卡| 成人网在线播放| 国产精品自在欧美一区| 免费视频一区二区| 日本sm残虐另类| 图片区小说区区亚洲影院| 一区二区三区四区不卡视频| 国产精品萝li| 国产精品天干天干在线综合| 久久人人爽人人爽| 日韩免费观看2025年上映的电影 | 久久天天做天天爱综合色| 欧美日韩国产欧美日美国产精品| 色综合夜色一区| 色天天综合色天天久久| 91在线你懂得| 91看片淫黄大片一级在线观看| 91网站在线播放| 不卡的看片网站| 99精品欧美一区二区三区综合在线| 国产不卡视频在线观看| 成人一二三区视频| 本田岬高潮一区二区三区| 91香蕉国产在线观看软件| 色婷婷国产精品| 欧美日韩高清影院| 欧美一区中文字幕| 久久这里只有精品首页| 国产欧美日韩精品a在线观看| 国产亚洲一区字幕| 国产精品夫妻自拍| 亚洲综合色丁香婷婷六月图片| 亚洲成年人影院| 免费在线欧美视频| 国产毛片精品一区| 波多野结衣精品在线| 色中色一区二区| 欧美日韩成人综合| 久久综合网色—综合色88| 欧美国产日产图区| 一区二区高清在线| 免费观看在线色综合| 国产福利精品一区| 欧美中文字幕一区| 日韩精品在线网站| 国产欧美精品一区二区色综合| 亚洲激情在线播放| 三级精品在线观看| 国产成人精品免费| 欧美性猛交xxxx乱大交退制版| 欧美一级欧美三级在线观看| 玉米视频成人免费看| 日本不卡视频一二三区| 懂色一区二区三区免费观看| 欧美性色aⅴ视频一区日韩精品| 欧美一级艳片视频免费观看| 日本一区二区三区在线观看| 亚洲国产精品精华液网站| 蓝色福利精品导航| 99这里都是精品| 欧美一区二区三区男人的天堂| 国产人成一区二区三区影院| 亚洲一区在线观看免费观看电影高清| 久久99久久精品| 91麻豆免费看| 久久人人97超碰com| 亚洲午夜日本在线观看| 国产精品香蕉一区二区三区| 在线影视一区二区三区| 久久久久久亚洲综合影院红桃| 亚洲激情自拍视频| 国产成人精品www牛牛影视| 91精品国产综合久久小美女| 国产精品久久久久aaaa樱花| 奇米精品一区二区三区四区| 色综合久久中文字幕| 精品国产乱码久久久久久久久| 一区二区三区.www| 国产91精品精华液一区二区三区| 欧美剧在线免费观看网站| 自拍偷拍亚洲综合| 韩国v欧美v日本v亚洲v| 欧美日韩国产高清一区二区| 日韩理论片网站| 国产91精品露脸国语对白| 26uuu亚洲| 日本麻豆一区二区三区视频| 一本高清dvd不卡在线观看| 国产亚洲自拍一区| 久久精品国产精品亚洲红杏| 欧美区在线观看| 一区二区三区在线高清| av色综合久久天堂av综合| 国产亚洲精品资源在线26u| 麻豆成人在线观看| 欧美美女喷水视频| 一区2区3区在线看| 91丨九色丨蝌蚪富婆spa| 中文字幕在线不卡| 成人免费av资源| 久久久精品国产99久久精品芒果| 蜜桃av一区二区| 国产精品白丝在线| 韩国成人在线视频| 美腿丝袜亚洲三区| 亚洲天堂久久久久久久| 欧美一区二区在线观看| 婷婷久久综合九色综合伊人色| 欧美日韩一区在线观看| 国产成人在线视频播放| 18欧美亚洲精品| 国产色综合一区| 国产欧美在线观看一区| 精品欧美一区二区久久| 91久久国产综合久久| 色综合天天综合色综合av| 国产麻豆成人精品| 琪琪一区二区三区| 久久精品国产亚洲5555| 亚洲国产另类av| 日韩国产精品久久| 免费美女久久99| 最好看的中文字幕久久| 中文字幕一区二区三区四区 | 国产精品一区二区三区乱码| 日本中文一区二区三区| 国产成人亚洲精品狼色在线| 乱一区二区av| 国产在线一区二区| 97se亚洲国产综合在线| 色欧美乱欧美15图片| 国产高清亚洲一区| 波多野结衣的一区二区三区| 五月婷婷综合激情| 日韩高清不卡一区| 波多野结衣欧美| 欧美狂野另类xxxxoooo| 国产欧美精品一区二区色综合朱莉| 亚洲精品中文在线观看| 欧美bbbbb| 色国产综合视频| 久久久久9999亚洲精品| 一区二区三区四区高清精品免费观看 | 久久久久亚洲蜜桃| 亚洲电影中文字幕在线观看| 成人黄色网址在线观看| 精品91自产拍在线观看一区| 亚洲成人av中文| 一本大道综合伊人精品热热| 久久久一区二区三区捆绑**| 五月婷婷久久综合| 色综合久久中文字幕| 日韩电影一区二区三区四区| 成人午夜视频福利| 欧美精品一区二区三区在线| 日韩专区在线视频| 在线观看不卡视频| 亚洲男同性视频| 99久久精品免费看国产| 中文字幕欧美日韩一区| 亚洲国产婷婷综合在线精品| 91在线国产福利| 欧美国产乱子伦 | 色婷婷激情综合| 欧美一卡二卡在线观看| 一区二区三区欧美日|