亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? smartsopc_flash_programmer.v

?? nios 嵌入式系統基礎教程實驗 創建目標板FLASH編程
?? V
?? 第 1 頁 / 共 5 頁
字號:
//megafunction wizard: %Altera SOPC Builder%
//GENERATION: STANDARD
//VERSION: WM1.0


//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module asmi_asmi_control_port_arbitrator (
                                           // inputs:
                                            asmi_asmi_control_port_dataavailable,
                                            asmi_asmi_control_port_endofpacket,
                                            asmi_asmi_control_port_irq,
                                            asmi_asmi_control_port_readdata,
                                            asmi_asmi_control_port_readyfordata,
                                            clk,
                                            cpu_0_data_master_address_to_slave,
                                            cpu_0_data_master_read,
                                            cpu_0_data_master_write,
                                            cpu_0_data_master_writedata,
                                            reset_n,

                                           // outputs:
                                            asmi_asmi_control_port_address,
                                            asmi_asmi_control_port_chipselect,
                                            asmi_asmi_control_port_dataavailable_from_sa,
                                            asmi_asmi_control_port_endofpacket_from_sa,
                                            asmi_asmi_control_port_irq_from_sa,
                                            asmi_asmi_control_port_read_n,
                                            asmi_asmi_control_port_readdata_from_sa,
                                            asmi_asmi_control_port_readyfordata_from_sa,
                                            asmi_asmi_control_port_reset_n,
                                            asmi_asmi_control_port_write_n,
                                            asmi_asmi_control_port_writedata,
                                            cpu_0_data_master_granted_asmi_asmi_control_port,
                                            cpu_0_data_master_qualified_request_asmi_asmi_control_port,
                                            cpu_0_data_master_read_data_valid_asmi_asmi_control_port,
                                            cpu_0_data_master_requests_asmi_asmi_control_port,
                                            d1_asmi_asmi_control_port_end_xfer
                                         );

  output  [  2: 0] asmi_asmi_control_port_address;
  output           asmi_asmi_control_port_chipselect;
  output           asmi_asmi_control_port_dataavailable_from_sa;
  output           asmi_asmi_control_port_endofpacket_from_sa;
  output           asmi_asmi_control_port_irq_from_sa;
  output           asmi_asmi_control_port_read_n;
  output  [ 15: 0] asmi_asmi_control_port_readdata_from_sa;
  output           asmi_asmi_control_port_readyfordata_from_sa;
  output           asmi_asmi_control_port_reset_n;
  output           asmi_asmi_control_port_write_n;
  output  [ 15: 0] asmi_asmi_control_port_writedata;
  output           cpu_0_data_master_granted_asmi_asmi_control_port;
  output           cpu_0_data_master_qualified_request_asmi_asmi_control_port;
  output           cpu_0_data_master_read_data_valid_asmi_asmi_control_port;
  output           cpu_0_data_master_requests_asmi_asmi_control_port;
  output           d1_asmi_asmi_control_port_end_xfer;
  input            asmi_asmi_control_port_dataavailable;
  input            asmi_asmi_control_port_endofpacket;
  input            asmi_asmi_control_port_irq;
  input   [ 15: 0] asmi_asmi_control_port_readdata;
  input            asmi_asmi_control_port_readyfordata;
  input            clk;
  input   [ 23: 0] cpu_0_data_master_address_to_slave;
  input            cpu_0_data_master_read;
  input            cpu_0_data_master_write;
  input   [ 31: 0] cpu_0_data_master_writedata;
  input            reset_n;

  wire    [  2: 0] asmi_asmi_control_port_address;
  wire             asmi_asmi_control_port_allgrants;
  wire             asmi_asmi_control_port_allow_new_arb_cycle;
  wire             asmi_asmi_control_port_any_continuerequest;
  wire             asmi_asmi_control_port_arb_counter_enable;
  reg     [  1: 0] asmi_asmi_control_port_arb_share_counter;
  wire    [  1: 0] asmi_asmi_control_port_arb_share_counter_next_value;
  wire    [  1: 0] asmi_asmi_control_port_arb_share_set_values;
  wire             asmi_asmi_control_port_arbitration_holdoff_internal;
  wire             asmi_asmi_control_port_beginbursttransfer_internal;
  wire             asmi_asmi_control_port_begins_xfer;
  wire             asmi_asmi_control_port_chipselect;
  wire             asmi_asmi_control_port_dataavailable_from_sa;
  wire             asmi_asmi_control_port_end_xfer;
  wire             asmi_asmi_control_port_endofpacket_from_sa;
  wire             asmi_asmi_control_port_firsttransfer;
  wire             asmi_asmi_control_port_grant_vector;
  wire             asmi_asmi_control_port_in_a_read_cycle;
  wire             asmi_asmi_control_port_in_a_write_cycle;
  wire             asmi_asmi_control_port_irq_from_sa;
  wire             asmi_asmi_control_port_master_qreq_vector;
  wire             asmi_asmi_control_port_read_n;
  wire    [ 15: 0] asmi_asmi_control_port_readdata_from_sa;
  wire             asmi_asmi_control_port_readyfordata_from_sa;
  wire             asmi_asmi_control_port_reset_n;
  reg              asmi_asmi_control_port_slavearbiterlockenable;
  wire             asmi_asmi_control_port_waits_for_read;
  wire             asmi_asmi_control_port_waits_for_write;
  wire             asmi_asmi_control_port_write_n;
  wire    [ 15: 0] asmi_asmi_control_port_writedata;
  wire             cpu_0_data_master_arbiterlock;
  wire             cpu_0_data_master_continuerequest;
  wire             cpu_0_data_master_granted_asmi_asmi_control_port;
  wire             cpu_0_data_master_qualified_request_asmi_asmi_control_port;
  wire             cpu_0_data_master_read_data_valid_asmi_asmi_control_port;
  wire             cpu_0_data_master_requests_asmi_asmi_control_port;
  wire             cpu_0_data_master_saved_grant_asmi_asmi_control_port;
  reg              d1_asmi_asmi_control_port_end_xfer;
  reg              d1_reasons_to_wait;
  wire             in_a_read_cycle;
  wire             in_a_write_cycle;
  wire             wait_for_asmi_asmi_control_port_counter;
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          d1_reasons_to_wait <= 0;
      else if (1)
          d1_reasons_to_wait <= ~asmi_asmi_control_port_end_xfer;
    end


  assign asmi_asmi_control_port_begins_xfer = ~d1_reasons_to_wait & ((cpu_0_data_master_qualified_request_asmi_asmi_control_port));
  //assign asmi_asmi_control_port_readdata_from_sa = asmi_asmi_control_port_readdata so that symbol knows where to group signals which may go to master only, which is an e_assign
  assign asmi_asmi_control_port_readdata_from_sa = asmi_asmi_control_port_readdata;

  assign cpu_0_data_master_requests_asmi_asmi_control_port = ({cpu_0_data_master_address_to_slave[23 : 5] , 5'b0} == 24'h60000) & (cpu_0_data_master_read | cpu_0_data_master_write);
  //assign asmi_asmi_control_port_dataavailable_from_sa = asmi_asmi_control_port_dataavailable so that symbol knows where to group signals which may go to master only, which is an e_assign
  assign asmi_asmi_control_port_dataavailable_from_sa = asmi_asmi_control_port_dataavailable;

  //assign asmi_asmi_control_port_readyfordata_from_sa = asmi_asmi_control_port_readyfordata so that symbol knows where to group signals which may go to master only, which is an e_assign
  assign asmi_asmi_control_port_readyfordata_from_sa = asmi_asmi_control_port_readyfordata;

  //asmi_asmi_control_port_arb_share_counter set values, which is an e_mux
  assign asmi_asmi_control_port_arb_share_set_values = 1;

  //asmi_asmi_control_port_arb_share_counter_next_value assignment, which is an e_assign
  assign asmi_asmi_control_port_arb_share_counter_next_value = asmi_asmi_control_port_firsttransfer ? (asmi_asmi_control_port_arb_share_set_values - 1) : |asmi_asmi_control_port_arb_share_counter ? (asmi_asmi_control_port_arb_share_counter - 1) : 0;

  //asmi_asmi_control_port_allgrants all slave grants, which is an e_mux
  assign asmi_asmi_control_port_allgrants = |asmi_asmi_control_port_grant_vector;

  //asmi_asmi_control_port_end_xfer assignment, which is an e_assign
  assign asmi_asmi_control_port_end_xfer = ~(asmi_asmi_control_port_waits_for_read | asmi_asmi_control_port_waits_for_write);

  //asmi_asmi_control_port_arb_share_counter arbitration counter enable, which is an e_assign
  assign asmi_asmi_control_port_arb_counter_enable = asmi_asmi_control_port_end_xfer & asmi_asmi_control_port_allgrants;

  //asmi_asmi_control_port_arb_share_counter counter, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          asmi_asmi_control_port_arb_share_counter <= 0;
      else if (asmi_asmi_control_port_arb_counter_enable)
          asmi_asmi_control_port_arb_share_counter <= asmi_asmi_control_port_arb_share_counter_next_value;
    end


  //asmi_asmi_control_port_slavearbiterlockenable slave enables arbiterlock, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          asmi_asmi_control_port_slavearbiterlockenable <= 0;
      else if (|asmi_asmi_control_port_master_qreq_vector & asmi_asmi_control_port_end_xfer)
          asmi_asmi_control_port_slavearbiterlockenable <= |asmi_asmi_control_port_arb_share_counter_next_value;
    end


  //cpu_0/data_master asmi/asmi_control_port arbiterlock, which is an e_assign
  assign cpu_0_data_master_arbiterlock = asmi_asmi_control_port_slavearbiterlockenable & cpu_0_data_master_continuerequest;

  //asmi_asmi_control_port_any_continuerequest at least one master continues requesting, which is an e_assign
  assign asmi_asmi_control_port_any_continuerequest = 0;

  //cpu_0_data_master_continuerequest continued request, which is an e_assign
  assign cpu_0_data_master_continuerequest = 0;

  assign cpu_0_data_master_qualified_request_asmi_asmi_control_port = cpu_0_data_master_requests_asmi_asmi_control_port;
  //asmi_asmi_control_port_writedata mux, which is an e_mux
  assign asmi_asmi_control_port_writedata = cpu_0_data_master_writedata;

  //assign asmi_asmi_control_port_endofpacket_from_sa = asmi_asmi_control_port_endofpacket so that symbol knows where to group signals which may go to master only, which is an e_assign
  assign asmi_asmi_control_port_endofpacket_from_sa = asmi_asmi_control_port_endofpacket;

  //master is always granted when requested
  assign cpu_0_data_master_granted_asmi_asmi_control_port = cpu_0_data_master_qualified_request_asmi_asmi_control_port;

  //cpu_0/data_master saved-grant asmi/asmi_control_port, which is an e_assign
  assign cpu_0_data_master_saved_grant_asmi_asmi_control_port = cpu_0_data_master_requests_asmi_asmi_control_port;

  //allow new arb cycle for asmi/asmi_control_port, which is an e_assign
  assign asmi_asmi_control_port_allow_new_arb_cycle = 1;

  //placeholder chosen master
  assign asmi_asmi_control_port_grant_vector = 1;

  //placeholder vector of master qualified-requests
  assign asmi_asmi_control_port_master_qreq_vector = 1;

  //asmi_asmi_control_port_reset_n assignment, which is an e_assign
  assign asmi_asmi_control_port_reset_n = reset_n;

  assign asmi_asmi_control_port_chipselect = cpu_0_data_master_granted_asmi_asmi_control_port;
  //asmi_asmi_control_port_firsttransfer first transaction, which is an e_assign
  assign asmi_asmi_control_port_firsttransfer = ~(asmi_asmi_control_port_slavearbiterlockenable & asmi_asmi_control_port_any_continuerequest);

  //asmi_asmi_control_port_beginbursttransfer_internal begin burst transfer, which is an e_assign
  assign asmi_asmi_control_port_beginbursttransfer_internal = asmi_asmi_control_port_begins_xfer & asmi_asmi_control_port_firsttransfer;

  //asmi_asmi_control_port_arbitration_holdoff_internal arbitration_holdoff, which is an e_assign
  assign asmi_asmi_control_port_arbitration_holdoff_internal = asmi_asmi_control_port_begins_xfer & asmi_asmi_control_port_firsttransfer;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕中文字幕在线一区| 91女神在线视频| 国产一区久久久| av高清不卡在线| 日韩视频123| 亚洲综合丁香婷婷六月香| 裸体歌舞表演一区二区| 色屁屁一区二区| 久久久国产精品麻豆| 日本麻豆一区二区三区视频| 91电影在线观看| 国产精品区一区二区三区| 蜜桃视频免费观看一区| 欧美三片在线视频观看| 亚洲男女一区二区三区| 丰满少妇在线播放bd日韩电影| 欧美一区二区三区在线观看视频| 日韩一区在线免费观看| 国产精品自拍毛片| 精品日韩欧美在线| 日韩在线卡一卡二| 欧美性大战久久久久久久 | 国产精品综合在线视频| 欧美亚洲另类激情小说| 亚洲人一二三区| 91丨porny丨蝌蚪视频| 国产精品久久久久桃色tv| 国产乱子轮精品视频| 久久先锋影音av鲁色资源| 久久成人久久爱| 欧美成人bangbros| 久久精品国产一区二区三区免费看 | www.视频一区| 国产精品视频看| 不卡一二三区首页| 亚洲欧洲av色图| 91一区二区三区在线观看| 自拍视频在线观看一区二区| 成人av资源站| 亚洲日本va在线观看| 欧美在线一二三| 日韩精品一二三| 欧美大白屁股肥臀xxxxxx| 蜜桃视频在线一区| 久久精品亚洲一区二区三区浴池| 国产精品主播直播| 国产精品精品国产色婷婷| 91在线视频在线| 一级精品视频在线观看宜春院 | 成人深夜在线观看| 亚洲天堂福利av| 欧美中文字幕不卡| 日韩av一级电影| 精品av综合导航| 成人av动漫在线| 亚洲综合一区二区精品导航| 欧美精品日日鲁夜夜添| 精品亚洲porn| 亚洲视频一区二区在线| 欧美色精品在线视频| 狠狠色丁香九九婷婷综合五月| 欧美激情中文字幕| 91成人看片片| 韩国毛片一区二区三区| 亚洲日本在线看| 国产精品污网站| 欧美私人免费视频| 麻豆精品一二三| 中文字幕中文字幕在线一区 | 久久久亚洲精华液精华液精华液| 国产一区二区按摩在线观看| 亚洲欧美日韩一区二区三区在线观看| 欧美日本国产视频| 国产成人精品一区二| 午夜欧美视频在线观看 | 亚洲高清三级视频| 欧美成人vps| 欧美亚洲自拍偷拍| 国产宾馆实践打屁股91| 五月天视频一区| 亚洲国产精品成人久久综合一区| 欧美色大人视频| 91原创在线视频| 久久se精品一区精品二区| 一个色综合网站| 国产精品电影一区二区三区| 欧美一区二区福利视频| 色就色 综合激情| 国产精品亚洲视频| 日韩精品亚洲一区| 亚洲伦在线观看| 中文一区一区三区高中清不卡| 欧美一级片免费看| 色呦呦国产精品| 成人aa视频在线观看| 精品一区精品二区高清| 天天综合网天天综合色| 亚洲国产精品一区二区www在线| 国产精品久久久久久久第一福利| 日韩一区二区中文字幕| 欧美日韩在线不卡| 91网站在线播放| 成人精品一区二区三区四区| 寂寞少妇一区二区三区| 日本va欧美va精品| 日本在线不卡视频一二三区| 亚洲成人自拍网| 一区二区三区在线免费| 亚洲欧美一区二区三区极速播放 | 91精品国产色综合久久ai换脸| 色婷婷综合久久| av欧美精品.com| a级精品国产片在线观看| 国产盗摄一区二区| 国产精品一级黄| 国产成人亚洲综合a∨猫咪| 激情久久五月天| 国内精品伊人久久久久av一坑 | 91在线porny国产在线看| 不卡的电影网站| 成人福利视频网站| 91在线观看高清| 在线看一区二区| 欧美怡红院视频| 欧美人与禽zozo性伦| 欧美日韩免费高清一区色橹橹 | 日本一区二区三区电影| 国产午夜精品福利| 国产精品国产成人国产三级| 亚洲天堂久久久久久久| 一区二区三区在线视频播放| 亚洲第一会所有码转帖| 日本特黄久久久高潮| 国产主播一区二区| 国产精品亚洲一区二区三区在线| 成人av综合在线| 欧美日韩国产综合一区二区三区| 日韩一区二区在线观看视频播放| 久久久久亚洲蜜桃| 亚洲欧美乱综合| 日韩精品电影在线| 国产成人在线视频播放| 91视视频在线观看入口直接观看www | 国产一区二区三区精品视频| 国产精品中文字幕日韩精品| 97精品久久久久中文字幕 | 日韩中文字幕av电影| 国产乱子轮精品视频| 91看片淫黄大片一级| 欧美伦理电影网| 国产午夜久久久久| 夜夜嗨av一区二区三区 | 亚洲二区在线视频| 国产一区二区三区黄视频| 91猫先生在线| 日韩欧美激情在线| 中文字幕在线观看一区| 日韩精品久久久久久| gogo大胆日本视频一区| 91精品国产综合久久久蜜臀粉嫩| 久久久www免费人成精品| 一区二区三区色| 国产一区二区美女诱惑| 欧美最新大片在线看 | 又紧又大又爽精品一区二区| 久久精品国产**网站演员| 成人18精品视频| 日韩欧美国产精品一区| 亚洲乱码国产乱码精品精小说| 狠狠久久亚洲欧美| 欧美精品在线视频| 亚洲日本韩国一区| 国产盗摄精品一区二区三区在线| 欧美日韩亚洲丝袜制服| 国产精品国产三级国产普通话99 | 懂色av噜噜一区二区三区av| 欧美精品三级在线观看| 亚洲男同1069视频| 福利一区二区在线| 精品欧美久久久| 日日摸夜夜添夜夜添精品视频| 99国产欧美另类久久久精品| 久久精品综合网| 国内精品写真在线观看| 欧美一区在线视频| 亚洲成人中文在线| 在线视频你懂得一区| 亚洲欧洲av在线| 成人高清av在线| 中文字幕免费在线观看视频一区| 九九精品一区二区| 日韩欧美一区二区免费| 日本成人超碰在线观看| 欧美日韩国产在线播放网站| 一区二区三区日本| 91福利在线观看| 亚洲高清免费观看高清完整版在线观看| 99国内精品久久| 亚洲另类在线一区| 一本色道久久综合亚洲aⅴ蜜桃 |