亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? DSP2812 控制CY7C68001的源碼,有詳細的注釋
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产视频一区二区| 三级欧美韩日大片在线看| 亚洲视频在线一区观看| 日日摸夜夜添夜夜添国产精品 | 亚洲视频一区二区在线| 天堂蜜桃91精品| 93久久精品日日躁夜夜躁欧美| 欧美精三区欧美精三区 | 7777精品伊人久久久大香线蕉完整版| 中文字幕中文字幕中文字幕亚洲无线| 亚洲久草在线视频| 国产成+人+日韩+欧美+亚洲| 91精品婷婷国产综合久久竹菊| 中文字幕中文乱码欧美一区二区| 精品一区二区三区免费观看 | 久久99深爱久久99精品| 欧美在线播放高清精品| 最新国产成人在线观看| 国产一区亚洲一区| 精品美女一区二区| 日韩av网站在线观看| 一本到不卡免费一区二区| 国产精品家庭影院| 国产成人免费av在线| 精品国产制服丝袜高跟| 秋霞国产午夜精品免费视频| 欧美日韩亚洲综合一区二区三区| 日韩码欧中文字| 99精品国产99久久久久久白柏| 久久精品亚洲一区二区三区浴池| 狠狠色伊人亚洲综合成人| 欧美猛男gaygay网站| 午夜久久久影院| 99精品视频一区| 亚洲色图在线视频| 91久久精品日日躁夜夜躁欧美| 中文字幕日本不卡| 99免费精品在线观看| 亚洲私人黄色宅男| 欧美在线一二三| 日本伊人色综合网| 91精品在线观看入口| 精品一区二区三区欧美| 久久亚洲捆绑美女| 成人av高清在线| 亚洲精品v日韩精品| 欧美色倩网站大全免费| 青椒成人免费视频| 亚洲免费观看高清完整版在线| 91小视频在线| 亚洲午夜久久久久久久久久久| 在线不卡一区二区| 精品亚洲欧美一区| 亚洲欧美在线高清| 欧美日韩一区在线观看| 麻豆极品一区二区三区| 国产欧美日韩中文久久| 91免费观看视频在线| 日韩主播视频在线| 国产欧美日韩综合精品一区二区| 91丨porny丨国产入口| 丝袜亚洲精品中文字幕一区| 精品国产91久久久久久久妲己| 成人一区二区视频| 亚洲电影一区二区| 26uuu国产一区二区三区| 成人免费三级在线| 日韩电影在线一区二区三区| 精品对白一区国产伦| 色综合久久天天| 久久国产夜色精品鲁鲁99| 中文字幕中文在线不卡住| 欧美日韩亚洲综合在线 欧美亚洲特黄一级 | 1区2区3区国产精品| 欧美精品三级在线观看| 国产成人免费网站| 亚洲v中文字幕| 国产精品伦一区| 日韩视频国产视频| 日本韩国一区二区| 国产福利91精品一区| 亚洲国产乱码最新视频| 国产女人18水真多18精品一级做| 欧美午夜电影在线播放| 丁香五精品蜜臀久久久久99网站| 日韩和欧美的一区| 亚洲视频免费看| 国产视频一区不卡| 91精品国产综合久久国产大片| 91一区二区在线观看| 国产一区啦啦啦在线观看| 婷婷久久综合九色综合绿巨人| 国产精品美女久久久久aⅴ| 欧美大片在线观看| 69av一区二区三区| 欧美色精品在线视频| 99精品视频在线观看| 成人毛片在线观看| 国产精品亚洲一区二区三区在线 | 在线观看一区二区视频| 国内成人免费视频| 久久精品国产精品亚洲精品| 亚洲一区二区高清| 亚洲美女免费视频| 亚洲人成精品久久久久| 国产精品无遮挡| 欧美激情一区二区三区不卡| 久久久久国产一区二区三区四区 | 婷婷成人激情在线网| 一区二区免费视频| 亚洲你懂的在线视频| 亚洲精品免费看| 亚洲视频在线一区| 亚洲三级视频在线观看| 自拍偷在线精品自拍偷无码专区| 日本一区二区视频在线| 国产精品天天看| 一区在线观看免费| 亚洲黄色在线视频| 亚洲第一成人在线| 亚洲v中文字幕| 日韩 欧美一区二区三区| 青青草成人在线观看| 精品一区二区免费| 懂色av一区二区三区蜜臀 | 91成人国产精品| 在线日韩av片| 欧美日韩国产综合视频在线观看| 欧美三级午夜理伦三级中视频| 欧美蜜桃一区二区三区| 欧美第一区第二区| 欧美国产一区在线| 欧美主播一区二区三区| 91免费版在线看| 精品视频免费在线| 日韩欧美区一区二| 国产网红主播福利一区二区| 国产精品麻豆久久久| 一区二区免费看| 久久er精品视频| 成人晚上爱看视频| 欧美性三三影院| 精品国产麻豆免费人成网站| 国产农村妇女精品| 亚洲国产日日夜夜| 九色|91porny| 色婷婷国产精品| 日韩欧美高清dvd碟片| 国产精品欧美久久久久一区二区| 亚洲精品国产高清久久伦理二区| 天天色 色综合| 成人午夜短视频| 欧美精品一二三四| 国产欧美一区二区精品秋霞影院| 国产精品久久久久久久蜜臀| 国产精品入口麻豆九色| 久久精品久久精品| 成人国产精品视频| 欧美在线免费观看视频| 久久中文娱乐网| 一区二区久久久| 国产老女人精品毛片久久| 91福利精品视频| 国产日韩欧美一区二区三区乱码| 亚洲精品老司机| 国产精品综合视频| 欧美精品99久久久**| 国产精品系列在线| 国产自产高清不卡| 在线视频一区二区三| 中文在线资源观看网站视频免费不卡 | 亚瑟在线精品视频| av中文字幕不卡| 精品盗摄一区二区三区| 亚洲风情在线资源站| 丁香婷婷综合五月| 精品成人在线观看| 日韩国产欧美在线观看| 91黄色免费观看| 中文字幕在线免费不卡| 国产成人夜色高潮福利影视| 91精品国模一区二区三区| 亚洲综合999| 色婷婷国产精品| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆| 精品无人区卡一卡二卡三乱码免费卡| 欧美亚洲日本一区| 尤物av一区二区| av成人动漫在线观看| 欧美韩国日本综合| 国产成人精品aa毛片| 精品国产免费视频| 国产麻豆午夜三级精品| 最好看的中文字幕久久| 国产高清在线观看免费不卡| 欧美zozo另类异族| 九色综合狠狠综合久久| 欧美变态tickling挠脚心| 蜜乳av一区二区三区| 日韩一区二区三区在线|