亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jishu.rpt

?? maxplus環境下通過硬件實現存儲器工作的原理展示
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                   e:\shiyan\maxplus\newyu\yusuan\jishu.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 09/27/2008 00:53:43

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

jishu     EPF10K10LC84-3   3      5      0    0         0  %    6        1  %

User Pins:                 3      5      0  



Project Information                   e:\shiyan\maxplus\newyu\yusuan\jishu.rpt

** FILE HIERARCHY **



|74161:10|
|74161:10|f74161:sub|


Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\jishu.rpt
jishu

***** Logic for device 'jishu' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R     R  R  R  R  R     R           R     R  R  R  R     O     
                E     E  E  E  E  E     E           E     E  E  E  E     N     
                S     S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E     E  E  E  E  E  C  E        N  E  N  E  E  E  E     _  ^  
                R     R  R  R  R  R  C  R        D  R  D  R  R  R  R  #  D  n  
                V     V  V  V  V  V  I  V  C  c  I  V  I  V  V  V  V  T  O  C  
                E  c  E  E  E  E  E  N  E  L  l  N  E  N  E  E  E  E  C  N  E  
                D  y  D  D  D  D  D  T  D  R  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
        Q2 | 16                                                              70 | RESERVED 
        Q3 | 17                                                              69 | RESERVED 
        Q1 | 18                                                              68 | GNDINT 
        Q0 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  e  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  n  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\jishu.rpt
jishu

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       6/ 8( 75%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             5/53     (  9%)
Total logic cells used:                          6/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.16/4    ( 79%)
Total fan-in:                                  19/2304    (  0%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      5
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      6
Total flipflops required:                        4
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      6   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      6/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   6   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      6/0  



Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\jishu.rpt
jishu

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    0  CLR
  42      -     -    -    --      INPUT                0    0    0    4  en


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\jishu.rpt
jishu

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  10      -     -    -    01     OUTPUT                0    1    0    0  cy
  19      -     -    A    --     OUTPUT                0    1    0    0  Q0
  18      -     -    A    --     OUTPUT                0    1    0    0  Q1
  16      -     -    A    --     OUTPUT                0    1    0    0  Q2
  17      -     -    A    --     OUTPUT                0    1    0    0  Q3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\jishu.rpt

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91亚洲精品一区二区乱码| 午夜久久电影网| 成人免费视频caoporn| 国产亚洲欧美日韩日本| 国产精品99久久久久久久女警 | 亚洲三级久久久| 色一情一伦一子一伦一区| 亚洲最色的网站| 欧美高清www午色夜在线视频| 亚洲制服欧美中文字幕中文字幕| 欧美性大战久久久| 六月丁香婷婷久久| 亚洲国产成人午夜在线一区| 91免费视频观看| 日韩制服丝袜av| 久久久久久久久久美女| 91在线国产福利| 亚洲地区一二三色| 亚洲成人免费视| 精品国免费一区二区三区| 丁香啪啪综合成人亚洲小说| 亚洲精品国产精华液| 欧美精品自拍偷拍| 成人黄色电影在线| 亚洲观看高清完整版在线观看| 欧美色偷偷大香| 国产美女一区二区三区| 亚洲综合av网| 国产人妖乱国产精品人妖| 色噜噜狠狠色综合欧洲selulu| 日韩中文字幕亚洲一区二区va在线| 久久影院午夜片一区| 91色九色蝌蚪| 国产美女视频一区| 日日骚欧美日韩| 亚洲色图.com| 久久综合av免费| 欧美系列在线观看| 不卡的电视剧免费网站有什么| 丝袜国产日韩另类美女| 亚洲婷婷综合色高清在线| 日韩精品一区二区三区在线播放| av男人天堂一区| 国产一区二区三区高清播放| 亚洲一区二区偷拍精品| 久久影院午夜论| 日韩午夜三级在线| 欧美日韩一区视频| 色综合久久久久综合体桃花网| 韩国v欧美v亚洲v日本v| 日韩一区欧美二区| 一级日本不卡的影视| 国产精品久久久久影院| 久久奇米777| 666欧美在线视频| 在线免费观看成人短视频| 风间由美一区二区三区在线观看| 免费成人美女在线观看.| 亚洲自拍偷拍网站| 亚洲激情网站免费观看| 中文无字幕一区二区三区| 精品国产伦一区二区三区观看体验 | 91精品国产综合久久福利| 一本色道久久加勒比精品| 国产99久久精品| 国产精品99久久久久久似苏梦涵| 久久福利视频一区二区| 日本免费在线视频不卡一不卡二 | 18成人在线观看| 亚洲国产精品国自产拍av| 2023国产精品视频| 337p日本欧洲亚洲大胆色噜噜| 欧美一区二区三区日韩视频| 欧美日韩三级在线| 精品1区2区3区| 欧美日韩精品是欧美日韩精品| 欧美影院一区二区| 欧美高清你懂得| 日韩欧美一级二级三级| 亚洲激情综合网| 一区二区三区中文在线观看| 亚洲欧美二区三区| 亚洲国产精品一区二区尤物区| 一区二区三区中文字幕电影 | 国产精品久久久久久久久晋中| 久久久蜜桃精品| 国产婷婷色一区二区三区| 中文在线资源观看网站视频免费不卡 | 日本中文字幕一区| 精品一区二区三区免费观看| 国产酒店精品激情| 成人91在线观看| 在线观看一区日韩| 欧美一区二区三区在线看| 亚洲精品一区二区三区四区高清| 精品久久久久久久久久久久包黑料 | 亚洲欧洲另类国产综合| 亚洲在线观看免费视频| 午夜精品久久久久久久久久久| 久久精品久久精品| 成人爽a毛片一区二区免费| 99re视频精品| 欧美一区日韩一区| 欧美激情在线观看视频免费| 亚洲欧美二区三区| 免费观看30秒视频久久| 波波电影院一区二区三区| 91成人看片片| 久久久久久久av麻豆果冻| 日韩一区欧美小说| 男人的j进女人的j一区| 不卡免费追剧大全电视剧网站| 欧美三级在线播放| 国产日产欧美一区二区三区| 亚洲国产精品影院| 国产成人福利片| 欧美精品v日韩精品v韩国精品v| 久久综合九色欧美综合狠狠| 中文字幕一区二区在线观看| 午夜精品国产更新| 国产69精品久久久久777| 欧美日韩亚洲另类| 久久精品人人做| 日本不卡中文字幕| 色欧美乱欧美15图片| 精品精品国产高清a毛片牛牛| 亚洲综合另类小说| a美女胸又www黄视频久久| 91精品国产福利在线观看| 亚洲三级久久久| 成人精品免费网站| 欧美精品一区二区三区在线 | 一区二区三区国产豹纹内裤在线| 久久精品国产色蜜蜜麻豆| 色综合久久久久综合体桃花网| 久久久久国产一区二区三区四区 | 久久精品一区二区| 丝瓜av网站精品一区二区| 99在线热播精品免费| 精品免费视频.| 日韩av午夜在线观看| 在线视频国产一区| 国产精品素人一区二区| 免费在线欧美视频| 在线不卡免费欧美| 一区二区三区.www| 99精品国产视频| 中文字幕乱码日本亚洲一区二区| 极品销魂美女一区二区三区| 欧美亚洲一区二区在线| 国产精品久久久久aaaa| 国产精品亚洲一区二区三区妖精| 日韩一级片网站| 日韩影院免费视频| 91精品久久久久久蜜臀| 五月天久久比比资源色| 欧美亚洲日本国产| 亚洲精品成人悠悠色影视| 99视频精品在线| 亚洲视频每日更新| 色嗨嗨av一区二区三区| 椎名由奈av一区二区三区| 99国产精品视频免费观看| 中文字幕在线不卡国产视频| 成人av网在线| 亚洲免费在线看| 日本高清不卡在线观看| 亚洲蜜臀av乱码久久精品| 91麻豆文化传媒在线观看| 亚洲品质自拍视频| 精品视频一区二区不卡| 午夜精品福利视频网站 | 久久久一区二区三区捆绑**| 国产伦理精品不卡| 中文字幕不卡的av| 91在线视频在线| 亚洲午夜久久久久久久久电影院| 欧美日高清视频| 免费一级片91| 国产喂奶挤奶一区二区三区| 懂色一区二区三区免费观看| 国产精品成人午夜| 91黄色免费版| 美国毛片一区二区三区| 国产欧美一区二区精品婷婷| voyeur盗摄精品| 亚洲国产精品人人做人人爽| 日韩一区二区视频| 国产超碰在线一区| 亚洲在线中文字幕| 精品国产自在久精品国产| 成人动漫视频在线| 亚洲成在人线在线播放| 亚洲精品一区二区三区99| 99国产精品久久久久久久久久久 | 亚洲妇女屁股眼交7| 日韩三级中文字幕| 99精品国产视频| 久久狠狠亚洲综合| 自拍偷自拍亚洲精品播放|