亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cdu16.rpt

?? maxplus環境下通過硬件實現存儲器工作的原理展示
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                   e:\shiyan\maxplus\newyu\yusuan\cdu16.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 09/27/2008 10:42:46

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cdu16     EPF10K10LC84-3   3      5      0    0         0  %    6        1  %

User Pins:                 3      5      0  



Project Information                   e:\shiyan\maxplus\newyu\yusuan\cdu16.rpt

** FILE HIERARCHY **



|74161:1|
|74161:1|f74161:sub|


Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\cdu16.rpt
cdu16

***** Logic for device 'cdu16' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R     R  R  R  R  R     R           R     R  R  R  R     O     
                E     E  E  E  E  E     E           E     E  E  E  E     N     
                S     S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E     E  E  E  E  E  C  E        N  E  N  E  E  E  E     _  ^  
                R     R  R  R  R  R  C  R        D  R  D  R  R  R  R  #  D  n  
                V     V  V  V  V  V  I  V  C  c  I  V  I  V  V  V  V  T  O  C  
                E  Q  E  E  E  E  E  N  E  L  l  N  E  N  E  E  E  E  C  N  E  
                D  2  D  D  D  D  D  T  D  R  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
        Q0 | 16                                                              70 | RESERVED 
        cy | 17                                                              69 | RESERVED 
        Q1 | 18                                                              68 | GNDINT 
        Q3 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  e  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  n  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\cdu16.rpt
cdu16

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       6/ 8( 75%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             5/53     (  9%)
Total logic cells used:                          6/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.66/4    ( 66%)
Total fan-in:                                  16/2304    (  0%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      5
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      6
Total flipflops required:                        4
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      6   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      6/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   6   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      6/0  



Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\cdu16.rpt
cdu16

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    0  CLR
  42      -     -    -    --      INPUT                0    0    0    3  en


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\cdu16.rpt
cdu16

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  17      -     -    A    --     OUTPUT                0    1    0    0  cy
  16      -     -    A    --     OUTPUT                0    1    0    0  Q0
  18      -     -    A    --     OUTPUT                0    1    0    0  Q1
  10      -     -    -    01     OUTPUT                0    1    0    0  Q2
  19      -     -    A    --     OUTPUT                0    1    0    0  Q3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:          e:\shiyan\maxplus\newyu\yusuan\cdu16.rpt

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一区二区三区视频免费| 日本亚洲最大的色成网站www| 久久久99精品免费观看| 日韩欧美国产综合一区| 日韩视频免费观看高清完整版在线观看| 欧美日韩中文精品| 欧美日韩国产成人在线91 | 欧美一区二区三级| 884aa四虎影成人精品一区| 欧美另类z0zxhd电影| 91精品国产综合久久精品性色| 欧美卡1卡2卡| 日韩一级高清毛片| 久久久电影一区二区三区| 亚洲国产成人午夜在线一区 | 亚洲福利视频三区| 日韩电影在线看| 极品少妇xxxx偷拍精品少妇| 国产精品正在播放| 91玉足脚交白嫩脚丫在线播放| 91麻豆精品视频| 中文字幕综合网| 亚洲狠狠丁香婷婷综合久久久| 亚洲第一成年网| 捆绑调教美女网站视频一区| 国产剧情一区二区| 91丝袜美腿高跟国产极品老师| 欧美老肥妇做.爰bbww视频| 日韩欧美精品在线视频| 亚洲国产精品二十页| 亚洲精品你懂的| 美女免费视频一区| 成人网在线免费视频| 欧美系列日韩一区| 精品国产一区二区国模嫣然| 国产精品久久久久久福利一牛影视| 一区二区三区色| 久久国产精品一区二区| 成人国产精品免费| 欧美日韩一区小说| 国产欧美视频在线观看| 亚洲一区二区美女| 国内一区二区视频| 在线观看91精品国产入口| 日韩欧美视频一区| 亚洲欧洲精品一区二区三区| 丝袜脚交一区二区| 成人激情校园春色| 91精品国产色综合久久久蜜香臀| 国产午夜精品一区二区三区视频| 亚洲一区影音先锋| 国产精品一级黄| 欧美视频三区在线播放| 国产女主播视频一区二区| 亚洲一二三区不卡| 成人性生交大合| 欧美日本在线一区| 中国色在线观看另类| 日韩av一区二区三区四区| www.66久久| 精品国产乱子伦一区| 亚洲一区二区在线免费看| 国产成人精品亚洲午夜麻豆| 91.com视频| 一区二区三区在线观看视频| 丁香六月综合激情| 欧美电影免费观看高清完整版在线观看 | 欧美在线视频日韩| 欧美激情一区在线| 麻豆精品蜜桃视频网站| 在线观看精品一区| 国产精品灌醉下药二区| 精品制服美女丁香| 制服丝袜国产精品| 亚洲国产裸拍裸体视频在线观看乱了 | 欧美疯狂性受xxxxx喷水图片| 国产精品久久精品日日| 极品少妇xxxx偷拍精品少妇| 欧美精品一二三四| 91官网在线免费观看| 欧美精品一区二区三区在线| 日本午夜精品一区二区三区电影| 色婷婷精品大在线视频| 国产精品私人影院| 粉嫩在线一区二区三区视频| 精品国产成人在线影院 | 国产精品一区在线观看你懂的| 欧美精品精品一区| 亚洲一区二区三区自拍| 91麻豆swag| 国产精品久久久久9999吃药| 国产乱对白刺激视频不卡| 日韩三级.com| 麻豆成人久久精品二区三区小说| 欧美日韩三级一区二区| 亚洲超碰97人人做人人爱| 色婷婷亚洲婷婷| 亚洲黄色在线视频| 欧美综合视频在线观看| 一区二区三区四区蜜桃| 日本高清视频一区二区| 亚洲欧美日韩精品久久久久| eeuss鲁片一区二区三区在线观看| 欧美国产日韩亚洲一区| 懂色av一区二区三区蜜臀 | 亚洲第一搞黄网站| 欧美亚洲禁片免费| 午夜精品久久久久久久蜜桃app| 欧美三级蜜桃2在线观看| 亚洲一区二区三区四区不卡| 欧美午夜影院一区| 亚洲mv在线观看| 日韩亚洲欧美在线| 精油按摩中文字幕久久| 久久精品人人做| 成人免费高清在线| 亚洲欧洲制服丝袜| 欧美日韩一区二区三区四区 | 日本韩国一区二区三区| 亚洲成人资源网| 日韩欧美在线综合网| 激情丁香综合五月| 国产精品乱码一区二三区小蝌蚪| av资源站一区| 亚洲综合久久久久| 日韩精品一区二区三区中文不卡| 精品一区中文字幕| 综合久久给合久久狠狠狠97色| 在线视频一区二区三区| 视频一区二区不卡| 精品国产一区二区三区av性色| 高清不卡一区二区| 亚洲高清视频中文字幕| 欧美v亚洲v综合ⅴ国产v| 日本人妖一区二区| 亚洲视频在线观看三级| 色综合网色综合| 国产suv精品一区二区6| 91热门视频在线观看| 欧美日本在线观看| 久久男人中文字幕资源站| 1024精品合集| eeuss影院一区二区三区| 欧美日韩一区二区三区四区| 久久久亚洲国产美女国产盗摄 | 91啪九色porn原创视频在线观看| 亚洲国产成人精品视频| 国产精品免费免费| 精品少妇一区二区三区| 欧美亚洲日本国产| 99re热这里只有精品视频| 精品一区二区日韩| 五月天亚洲精品| 一区二区不卡在线播放| 国产精品毛片a∨一区二区三区| 精品福利一二区| 日韩一区二区在线免费观看| 欧美性猛片xxxx免费看久爱| heyzo一本久久综合| 国产成人免费在线观看不卡| 六月丁香婷婷久久| 视频一区二区三区入口| 亚洲午夜三级在线| 亚洲另类一区二区| 亚洲视频小说图片| 国产日韩精品一区| 久久精品无码一区二区三区| 欧美大片免费久久精品三p| 欧美乱妇15p| 欧美猛男gaygay网站| 欧美专区亚洲专区| 91免费看`日韩一区二区| 97久久精品人人做人人爽50路| 成人综合婷婷国产精品久久免费| 国产伦精品一区二区三区免费迷 | 精品国产乱码久久久久久图片| 777午夜精品免费视频| 欧美精品三级日韩久久| 欧美老女人在线| 91超碰这里只有精品国产| 欧美精品自拍偷拍动漫精品| 欧美日韩国产高清一区二区三区| 欧美午夜不卡在线观看免费| 欧美性猛交xxxxxx富婆| 欧美日韩一区二区三区免费看| 欧美性极品少妇| 精品视频999| 欧美一卡二卡三卡| 日韩一区二区三区av| 精品国产精品一区二区夜夜嗨| 精品久久久三级丝袜| 2024国产精品视频| 中文字幕欧美日韩一区| 国产精品三级av| 一区二区三区在线播放| 日韩精品电影一区亚洲| 久久国产精品区| 国产成人精品三级| 一本到高清视频免费精品| 欧美日韩一卡二卡三卡|