亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s3c4510b.h

?? 支持linux-2.4以后的啟動參數設置
?? H
字號:
#ifndef __HW_S3C4510_H#define __HW_S3C4510_H/* * Copyright (c) 2004	Cucy Systems (http://www.cucy.com) * Curt Brune <curt@cucy.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Description:   Samsung S3C4510B register layout *//*------------------------------------------------------------------------ *	  ASIC Address Definition *----------------------------------------------------------------------*//* L1 8KB on chip SRAM base address */#define SRAM_BASE       (0x03fe0000)/* Special Register Start Address After System Reset */#define REG_BASE	(0x03ff0000)#define SPSTR      	(REG_BASE)/* *********************** *//* System Manager Register *//* *********************** */#define REG_SYSCFG	(REG_BASE+0x0000)#define REG_CLKCON      (REG_BASE+0x3000)#define REG_EXTACON0	(REG_BASE+0x3008)#define REG_EXTACON1	(REG_BASE+0x300c)#define REG_EXTDBWTH	(REG_BASE+0x3010)#define REG_ROMCON0	(REG_BASE+0x3014)#define REG_ROMCON1	(REG_BASE+0x3018)#define REG_ROMCON2	(REG_BASE+0x301c)#define REG_ROMCON3	(REG_BASE+0x3020)#define REG_ROMCON4	(REG_BASE+0x3024)#define REG_ROMCON5	(REG_BASE+0x3028)#define REG_DRAMCON0	(REG_BASE+0x302c)#define REG_DRAMCON1	(REG_BASE+0x3030)#define REG_DRAMCON2	(REG_BASE+0x3034)#define REG_DRAMCON3	(REG_BASE+0x3038)#define REG_REFEXTCON	(REG_BASE+0x303c)/* *********************** *//* Ethernet BDMA Register  *//* *********************** */#define REG_BDMATXCON	(REG_BASE+0x9000)#define REG_BDMARXCON	(REG_BASE+0x9004)#define REG_BDMATXPTR	(REG_BASE+0x9008)#define REG_BDMARXPTR	(REG_BASE+0x900c)#define REG_BDMARXLSZ	(REG_BASE+0x9010)#define REG_BDMASTAT	(REG_BASE+0x9014)/* Content Address Memory */#define REG_CAM_BASE	(REG_BASE+0x9100)#define REG_BDMATXBUF	(REG_BASE+0x9200)#define REG_BDMARXBUF	(REG_BASE+0x9800)/* *********************** *//* Ethernet MAC Register   *//* *********************** */#define REG_MACCON	(REG_BASE+0xa000)#define REG_CAMCON	(REG_BASE+0xa004)#define REG_MACTXCON	(REG_BASE+0xa008)#define REG_MACTXSTAT	(REG_BASE+0xa00c)#define REG_MACRXCON	(REG_BASE+0xa010)#define REG_MACRXSTAT	(REG_BASE+0xa014)#define REG_STADATA	(REG_BASE+0xa018)#define REG_STACON	(REG_BASE+0xa01c)#define REG_CAMEN	(REG_BASE+0xa028)#define REG_EMISSCNT	(REG_BASE+0xa03c)#define REG_EPZCNT	(REG_BASE+0xa040)#define REG_ERMPZCNT	(REG_BASE+0xa044)#define REG_ETXSTAT	(REG_BASE+0x9040)#define REG_MACRXDESTR	(REG_BASE+0xa064)#define REG_MACRXSTATEM	(REG_BASE+0xa090)#define REG_MACRXFIFO	(REG_BASE+0xa200)/********************//* I2C Bus Register *//********************/#define REG_I2C_CON	(REG_BASE+0xf000)#define REG_I2C_BUF	(REG_BASE+0xf004)#define REG_I2C_PS	(REG_BASE+0xf008)#define REG_I2C_COUNT 	(REG_BASE+0xf00c)/********************//*    GDMA 0        *//********************/#define REG_GDMACON0	(REG_BASE+0xb000)#define REG_GDMA0_RUN_ENABLE (REG_BASE+0xb020)#define REG_GDMASRC0	(REG_BASE+0xb004)#define REG_GDMADST0	(REG_BASE+0xb008)#define REG_GDMACNT0	(REG_BASE+0xb00c)/********************//*    GDMA 1        *//********************/#define REG_GDMACON1	(REG_BASE+0xc000)#define REG_GDMA1_RUN_ENABLE (REG_BASE+0xc020)#define REG_GDMASRC1	(REG_BASE+0xc004)#define REG_GDMADST1	(REG_BASE+0xc008)#define REG_GDMACNT1	(REG_BASE+0xc00c)/********************//*      UART 0      *//********************/#define UART0_BASE       (REG_BASE+0xd000)#define REG_UART0_LCON   (REG_BASE+0xd000)#define REG_UART0_CTRL   (REG_BASE+0xd004)#define REG_UART0_STAT   (REG_BASE+0xd008)#define REG_UART0_TXB    (REG_BASE+0xd00c)#define REG_UART0_RXB    (REG_BASE+0xd010)#define REG_UART0_BAUD_DIV    (REG_BASE+0xd014)#define REG_UART0_BAUD_CNT    (REG_BASE+0xd018)#define REG_UART0_BAUD_CLK    (REG_BASE+0xd01C)/********************//*     UART 1       *//********************/#define UART1_BASE       (REG_BASE+0xe000)#define REG_UART1_LCON   (REG_BASE+0xe000)#define REG_UART1_CTRL   (REG_BASE+0xe004)#define REG_UART1_STAT   (REG_BASE+0xe008)#define REG_UART1_TXB    (REG_BASE+0xe00c)#define REG_UART1_RXB    (REG_BASE+0xe010)#define REG_UART1_BAUD_DIV    (REG_BASE+0xe014)#define REG_UART1_BAUD_CNT    (REG_BASE+0xe018)#define REG_UART1_BAUD_CLK    (REG_BASE+0xe01C)/********************//*  Timer Register  *//********************/#define REG_TMOD  	(REG_BASE+0x6000)#define REG_TDATA0	(REG_BASE+0x6004)#define REG_TDATA1	(REG_BASE+0x6008)#define REG_TCNT0	(REG_BASE+0x600c)#define REG_TCNT1	(REG_BASE+0x6010)/**********************//* I/O Port Interface *//**********************/#define REG_IOPMODE	(REG_BASE+0x5000)#define REG_IOPCON  	(REG_BASE+0x5004)#define REG_IOPDATA 	(REG_BASE+0x5008)/*********************************//* Interrupt Controller Register *//*********************************/#define REG_INTMODE     (REG_BASE+0x4000)#define REG_INTPEND     (REG_BASE+0x4004)#define REG_INTMASK     (REG_BASE+0x4008)#define REG_INTPRI0     (REG_BASE+0x400c)#define REG_INTPRI1	(REG_BASE+0x4010)#define REG_INTPRI2	(REG_BASE+0x4014)#define REG_INTPRI3	(REG_BASE+0x4018)#define REG_INTPRI4	(REG_BASE+0x401c)#define REG_INTPRI5	(REG_BASE+0x4020)#define REG_INTOFFSET	(REG_BASE+0x4024)#define REG_INTPNDPRI	(REG_BASE+0x4028)#define REG_INTPNDTST	(REG_BASE+0x402C)/*********************************//* CACHE CONTROL MASKS           *//*********************************/#define CACHE_STALL      (0x00000001)#define CACHE_ENABLE     (0x00000002)#define CACHE_WRITE_BUFF (0x00000004)#define CACHE_MODE       (0x00000030)#define CACHE_MODE_00    (0x00000000)#define CACHE_MODE_01    (0x00000010)#define CACHE_MODE_10    (0x00000020)/*********************************//* CACHE RAM BASE ADDRESSES      *//*********************************/#define CACHE_SET0_RAM   (0x10000000)#define CACHE_SET1_RAM   (0x10800000)#define CACHE_TAG_RAM    (0x11000000)/*********************************//* CACHE_DISABLE MASK            *//*********************************/#define CACHE_DISABLE_MASK (0x04000000)#define GET_REG(reg)       (*((volatile u32 *)(reg)))#define PUT_REG(reg, val)  (*((volatile u32 *)(reg)) = ((u32)(val)))#define SET_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) |  mask))#define CLR_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) & ~mask))#define PUT_U16(reg, val)  (*((volatile u16 *)(reg)) = ((u16)(val)))#define PUT__U8(reg, val)  (*((volatile u8  *)(reg)) = (( u8)((val)&0xFF)))#define GET__U8(reg)       (*((volatile u8  *)(reg)))#define PUT_LED(val)       (PUT_REG(REG_IOPDATA, (~val)&0xFF))#define GET_LED()          ((~GET_REG( REG_IOPDATA)) & 0xFF)#define SET_LED(val)       { u32 led = GET_LED(); led |= 1 << (val);  PUT_LED( led); }#define CLR_LED(val)       { u32 led = GET_LED(); led &= ~(1 << (val));  PUT_LED( led); }/***********************************//* CLOCK CONSTANTS -- 50 MHz Clock *//***********************************/#define CLK_FREQ_MHZ       (50)#define t_data_us(t)       ((t)*CLK_FREQ_MHZ-1)   /* t is time tick,unit[us] */#define t_data_ms(t)       (t_data_us((t)*1000))  /* t is time tick,unit[ms] *//*********************************************************//*	       TIMER MODE REGISTER                       *//*********************************************************/#define  TM0_RUN      0x01  /* Timer 0 enable */#define  TM0_TOGGLE   0x02  /* 0, interval mode */#define  TM0_OUT_1    0x04  /* Timer 0 Initial TOUT0 value */#define  TM1_RUN      0x08  /* Timer 1 enable */#define  TM1_TOGGLE   0x10  /* 0, interval mode */#define  TM1_OUT_1    0x20  /* Timer 0 Initial TOUT0 value *//*********************************//* INTERRUPT SOURCES             *//*********************************/#define INT_EXTINT0	0#define INT_EXTINT1	1#define INT_EXTINT2	2#define INT_EXTINT3	3#define INT_UARTTX0	4#define INT_UARTRX0	5#define INT_UARTTX1	6#define INT_UARTRX1	7#define INT_GDMA0	8#define INT_GDMA1	9#define INT_TIMER0	10#define INT_TIMER1	11#define INT_HDLCTXA	12#define INT_HDLCRXA	13#define INT_HDLCTXB	14#define INT_HDLCRXB	15#define INT_BDMATX	16#define INT_BDMARX	17#define INT_MACTX	18#define INT_MACRX	19#define INT_IIC		20#define INT_GLOBAL	21#define N_IRQS         (21)#ifndef __ASSEMBLER__struct _irq_handler {	void                *m_data;	void (*m_func)( void *data);};#endif#endif /* __S3C4510_h */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲成av人在线观看| 色婷婷国产精品久久包臀| av成人老司机| 日韩一区二区三区精品视频| 国产精品美女久久久久久久网站| 一二三区精品福利视频| 国产一区二区三区不卡在线观看| 91久久香蕉国产日韩欧美9色| 日韩欧美高清dvd碟片| 一区二区三区自拍| 成人免费毛片片v| 日韩写真欧美这视频| 一区二区国产视频| 大桥未久av一区二区三区中文| 欧美一区在线视频| 亚洲一二三四在线观看| 成人18视频在线播放| 精品国产免费久久| 日本少妇一区二区| 欧美另类videos死尸| 伊人夜夜躁av伊人久久| 99久久免费精品高清特色大片| 久久夜色精品国产噜噜av| 蜜臀av性久久久久av蜜臀妖精| 欧美亚洲日本国产| 亚洲男人天堂av| 91美女在线观看| 日韩精品国产欧美| 欧美性受极品xxxx喷水| 一区二区三区蜜桃| 一本久道久久综合中文字幕| 日韩理论片一区二区| 99精品一区二区三区| 亚洲丝袜美腿综合| 色综合天天综合在线视频| 亚洲欧洲综合另类| 91麻豆蜜桃一区二区三区| 亚洲欧美日韩中文字幕一区二区三区 | 日韩av电影天堂| 欧美系列亚洲系列| 五月天中文字幕一区二区| 欧美日韩久久久久久| 亚洲va欧美va人人爽| 欧美一三区三区四区免费在线看| 日韩电影在线免费看| 欧美一级生活片| 蜜桃视频免费观看一区| 精品国产91乱码一区二区三区| 精品亚洲aⅴ乱码一区二区三区| 亚洲国产日韩精品| 欧美日韩国产一级片| 老司机精品视频在线| 精品久久五月天| 国产ts人妖一区二区| 亚洲欧洲精品一区二区三区不卡| 成人精品一区二区三区中文字幕| 综合在线观看色| 欧美日韩不卡一区| 久久国产精品99久久人人澡| 国产亚洲精久久久久久| 91一区一区三区| 视频精品一区二区| 国产亚洲美州欧州综合国| 99精品桃花视频在线观看| 亚洲成人tv网| 久久久欧美精品sm网站| 91视视频在线直接观看在线看网页在线看| 1024亚洲合集| 在线不卡一区二区| 国产福利91精品一区二区三区| 中文字幕日韩一区| 4438x亚洲最大成人网| 国产成+人+日韩+欧美+亚洲| 亚洲综合色婷婷| 欧美不卡激情三级在线观看| 91视频精品在这里| 国产在线一区二区综合免费视频| 中文子幕无线码一区tr| 91精品国产色综合久久| 不卡av电影在线播放| 久久国产视频网| 日韩理论片网站| 久久久亚洲高清| 欧美一区二区三区免费观看视频| 不卡视频一二三| 另类欧美日韩国产在线| 一区二区三区在线视频播放| 精品国产麻豆免费人成网站| 欧美三区在线视频| 成人看片黄a免费看在线| 蜜臀91精品一区二区三区 | 精品处破学生在线二十三| 在线亚洲高清视频| 成人不卡免费av| 国模套图日韩精品一区二区| 天天影视涩香欲综合网| 亚洲精品视频一区二区| 中文字幕成人av| 久久精品亚洲精品国产欧美kt∨| 欧美精品精品一区| 91久久精品午夜一区二区| 成人av网址在线| 国产精品资源在线| 国产一区二区在线观看免费| 日韩av电影天堂| 日韩成人午夜精品| 午夜视频久久久久久| 亚洲免费伊人电影| 亚洲三级电影全部在线观看高清| 中文子幕无线码一区tr| 久久精品亚洲精品国产欧美kt∨| 亚洲国产精品自拍| 最新日韩av在线| 国产精品美女久久久久久| 久久久久久电影| 欧美激情中文字幕一区二区| 2020国产精品久久精品美国| 日韩免费高清av| 日韩一区二区三区四区| 欧美一级片在线| 欧美一区二区三区喷汁尤物| 欧美一区二区久久久| 欧美一区二区精品久久911| 91精品国产91久久久久久最新毛片 | 国产sm精品调教视频网站| 国产精品综合视频| 成人黄色在线网站| 91色在线porny| 欧美性色综合网| 这里只有精品视频在线观看| 日韩视频免费观看高清完整版| 欧美一级视频精品观看| 久久久久国产精品厨房| 国产精品你懂的| 一区二区三区精品久久久| 天天综合色天天综合| 韩国一区二区三区| 成人手机在线视频| 91成人看片片| 欧美一区二区私人影院日本| 久久久久久免费毛片精品| 国产精品萝li| 日韩在线一区二区| 国内精品国产三级国产a久久| 成人自拍视频在线| 欧美自拍偷拍午夜视频| 日韩欧美国产一区在线观看| 欧美国产精品中文字幕| 亚洲综合一区二区三区| 免费不卡在线观看| 99久久伊人精品| 亚洲一区免费在线观看| 日韩电影在线观看电影| 成人免费的视频| 欧美精品久久天天躁| 国产三级欧美三级日产三级99 | 精品99久久久久久| 亚洲欧美日韩小说| 国内精品国产三级国产a久久| 成人18精品视频| 日韩欧美第一区| 国产精品久久久久久久蜜臀| 日韩和欧美一区二区三区| 粉嫩蜜臀av国产精品网站| 欧美精品一二三区| 亚洲欧美中日韩| 久久精品免费观看| 91精品1区2区| 国产午夜精品一区二区三区视频| 亚洲自拍欧美精品| 国产成人av一区| 日韩一区和二区| 亚洲一区二区三区在线| 国产91精品入口| 精品国产sm最大网站免费看| 亚洲mv大片欧洲mv大片精品| 成人精品鲁一区一区二区| 日韩一区二区三| 亚洲成人自拍偷拍| 91福利小视频| 亚洲欧洲另类国产综合| 国内久久婷婷综合| 欧美一区二区三区四区视频| 悠悠色在线精品| 99精品视频一区| 中文一区在线播放| 国产精品自产自拍| 亚洲精品一区二区三区在线观看 | 精品裸体舞一区二区三区| 亚洲午夜久久久久中文字幕久| 成人永久看片免费视频天堂| 欧美一卡二卡三卡| 日韩av在线发布| 一区二区成人在线| www.66久久| 一区二区中文字幕在线| 成人av小说网| 中文字幕在线一区| 99久久综合99久久综合网站| 国产女同互慰高潮91漫画|