亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? def_lpblackfin.h

?? 支持linux-2.4以后的啟動(dòng)參數(shù)設(shè)置
?? H
?? 第 1 頁 / 共 2 頁
字號(hào):
#define EVT3			0xFFE0200C	/* Event Vector 3 ESR Address */#define EVT4			0xFFE02010	/* Event Vector 4 ESR Address */#define EVT5			0xFFE02014	/* Event Vector 5 ESR Address */#define EVT6			0xFFE02018	/* Event Vector 6 ESR Address */#define EVT7			0xFFE0201C	/* Event Vector 7 ESR Address */#define EVT8			0xFFE02020	/* Event Vector 8 ESR Address */#define EVT9			0xFFE02024	/* Event Vector 9 ESR Address */#define EVT10			0xFFE02028	/* Event Vector 10 ESR Address */#define EVT11			0xFFE0202C	/* Event Vector 11 ESR Address */#define EVT12			0xFFE02030	/* Event Vector 12 ESR Address */#define EVT13			0xFFE02034	/* Event Vector 13 ESR Address */#define EVT14			0xFFE02038	/* Event Vector 14 ESR Address */#define EVT15			0xFFE0203C	/* Event Vector 15 ESR Address */#define IMASK			0xFFE02104	/* Interrupt Mask Register */#define IPEND			0xFFE02108	/* Interrupt Pending Register */#define ILAT			0xFFE0210C	/* Interrupt Latch Register */#define IPRIO			0xFFE02110	/* Core Interrupt Priority Register *//* Core Timer Registers     (0xFFE03000 - 0xFFE0300C) */#define TCNTL			0xFFE03000	/* Core Timer Control Register */#define TPERIOD			0xFFE03004	/* Core Timer Period Register */#define TSCALE			0xFFE03008	/* Core Timer Scale Register */#define TCOUNT			0xFFE0300C	/* Core Timer Count Register *//* Debug/MP/Emulation Registers (0xFFE05000 - 0xFFE05008) */#define DSPID			0xFFE05000	/* DSP Processor ID Register for MP implementations */#define DBGSTAT			0xFFE05008	/* Debug Status Register *//* Trace Buffer Registers (0xFFE06000 - 0xFFE06100) */#define TBUFCTL			0xFFE06000	/* Trace Buffer Control Register */#define TBUFSTAT		0xFFE06004	/* Trace Buffer Status Register */#define TBUF			0xFFE06100	/* Trace Buffer *//* Watchpoint Control Registers (0xFFE07000 - 0xFFE07200) */#define WPIACTL			0xFFE07000	/* Watchpoint Instruction Address Control Register */#define WPIA0			0xFFE07040	/* Watchpoint Instruction Address Register 0 */#define WPIA1			0xFFE07044	/* Watchpoint Instruction Address Register 1 */#define WPIA2			0xFFE07048	/* Watchpoint Instruction Address Register 2 */#define WPIA3			0xFFE0704C	/* Watchpoint Instruction Address Register 3 */#define WPIA4			0xFFE07050	/* Watchpoint Instruction Address Register 4 */#define WPIA5			0xFFE07054	/* Watchpoint Instruction Address Register 5 */#define WPIACNT0		0xFFE07080	/* Watchpoint Instruction Address Count Register 0 */#define WPIACNT1		0xFFE07084	/* Watchpoint Instruction Address Count Register 1 */#define WPIACNT2		0xFFE07088	/* Watchpoint Instruction Address Count Register 2 */#define WPIACNT3		0xFFE0708C	/* Watchpoint Instruction Address Count Register 3 */#define WPIACNT4		0xFFE07090	/* Watchpoint Instruction Address Count Register 4 */#define WPIACNT5		0xFFE07094	/* Watchpoint Instruction Address Count Register 5 */#define WPDACTL			0xFFE07100	/* Watchpoint Data Address Control Register */#define WPDA0			0xFFE07140	/* Watchpoint Data Address Register 0 */#define WPDA1			0xFFE07144	/* Watchpoint Data Address Register 1 */#define WPDACNT0		0xFFE07180	/* Watchpoint Data Address Count Value Register 0 */#define WPDACNT1		0xFFE07184	/* Watchpoint Data Address Count Value Register 1 */#define WPSTAT			0xFFE07200	/* Watchpoint Status Register *//* Performance Monitor Registers (0xFFE08000 - 0xFFE08104) */#define PFCTL			0xFFE08000	/* Performance Monitor Control Register */#define PFCNTR0			0xFFE08100	/* Performance Monitor Counter Register 0 */#define PFCNTR1			0xFFE08104	/* Performance Monitor Counter Register 1 *//* * Core MMR Register Bits *//* * EVT registers (ILAT, IMASK, and IPEND). *//* ** Bit Positions */#define EVT_EMU_P		0x00000000	/* Emulator interrupt bit position */#define EVT_RST_P		0x00000001	/* Reset interrupt bit position */#define EVT_NMI_P		0x00000002	/* Non Maskable interrupt bit position */#define EVT_EVX_P		0x00000003	/* Exception bit position */#define EVT_IRPTEN_P		0x00000004	/* Global interrupt enable bit position */#define EVT_IVHW_P		0x00000005	/* Hardware Error interrupt bit position */#define EVT_IVTMR_P		0x00000006	/* Timer interrupt bit position */#define EVT_IVG7_P		0x00000007	/* IVG7 interrupt bit position */#define EVT_IVG8_P		0x00000008	/* IVG8 interrupt bit position */#define EVT_IVG9_P		0x00000009	/* IVG9 interrupt bit position */#define EVT_IVG10_P		0x0000000a	/* IVG10 interrupt bit position */#define EVT_IVG11_P		0x0000000b	/* IVG11 interrupt bit position */#define EVT_IVG12_P		0x0000000c	/* IVG12 interrupt bit position */#define EVT_IVG13_P		0x0000000d	/* IVG13 interrupt bit position */#define EVT_IVG14_P		0x0000000e	/* IVG14 interrupt bit position */#define EVT_IVG15_P		0x0000000f	/* IVG15 interrupt bit position *//* ** Masks */#define EVT_EMU			MK_BMSK_(EVT_EMU_P   )	/* Emulator interrupt mask */#define EVT_RST			MK_BMSK_(EVT_RST_P   )	/* Reset interrupt mask */#define EVT_NMI			MK_BMSK_(EVT_NMI_P   )	/* Non Maskable interrupt mask */#define EVT_EVX			MK_BMSK_(EVT_EVX_P   )	/* Exception mask */#define EVT_IRPTEN		MK_BMSK_(EVT_IRPTEN_P)	/* Global interrupt enable mask */#define EVT_IVHW		MK_BMSK_(EVT_IVHW_P  )	/* Hardware Error interrupt mask */#define EVT_IVTMR		MK_BMSK_(EVT_IVTMR_P )	/* Timer interrupt mask */#define EVT_IVG7		MK_BMSK_(EVT_IVG7_P  )	/* IVG7 interrupt mask */#define EVT_IVG8		MK_BMSK_(EVT_IVG8_P  )	/* IVG8 interrupt mask */#define EVT_IVG9		MK_BMSK_(EVT_IVG9_P  )	/* IVG9 interrupt mask */#define EVT_IVG10		MK_BMSK_(EVT_IVG10_P )	/* IVG10 interrupt mask */#define EVT_IVG11		MK_BMSK_(EVT_IVG11_P )	/* IVG11 interrupt mask */#define EVT_IVG12		MK_BMSK_(EVT_IVG12_P )	/* IVG12 interrupt mask */#define EVT_IVG13		MK_BMSK_(EVT_IVG13_P )	/* IVG13 interrupt mask */#define EVT_IVG14		MK_BMSK_(EVT_IVG14_P )	/* IVG14 interrupt mask */#define EVT_IVG15		MK_BMSK_(EVT_IVG15_P )	/* IVG15 interrupt mask *//* * DMEM_CONTROL Register *//* ** Bit Positions */#define ENDM_P			0x00	/* (doesn't really exist) Enable Data Memory L1 */#define DMCTL_ENDM_P		0x00	/* "" (older define) */#define DMC0_P			0x01	/* Data Memory Configuration, 00 - A SRAM, B SRAM */#define DMCTL_DMC0_P		0x01	/* "" (older define) */#define DMC1_P			0x02	/* Data Memory Configuration, 10 - A SRAM, B SRAM */#define DMCTL_DMC1_P		0x02	/* "" (older define) */#define DMC2_P			0x03	/* Data Memory Configuration, 11 - A CACHE, B CACHE */#define DMCTL_DMC2_P		0x03	/* "" (older define) */#define DCBS_P			0x04	/* L1 Data Cache Bank Select */#define PORT_PREF0_P		0x12	/* DAG0 Port Preference */#define PORT_PREF1_P		0x13	/* DAG1 Port Preference *//* ** Masks */#define ENDM			0x00000001	/* (doesn't really exist) Enable Data Memory L1 */#define ENDCPLB			0x00000002	/* Enable DCPLB */#define ASRAM_BSRAM		0x00000000#define ACACHE_BSRAM		0x00000008#define ACACHE_BCACHE		0x0000000C#define DCBS			0x00000010	/*  L1 Data Cache Bank Select */#define PORT_PREF0		0x00001000	/* DAG0 Port Preference */#define PORT_PREF1		0x00002000	/* DAG1 Port Preference *//* IMEM_CONTROL Register *//* ** Bit Positions */#define ENIM_P			0x00	/* Enable L1 Code Memory */#define IMCTL_ENIM_P		0x00	/* "" (older define) */#define ENICPLB_P		0x01	/* Enable ICPLB */#define IMCTL_ENICPLB_P		0x01	/* "" (older define) */#define IMC_P			0x02	/* Enable */#define IMCTL_IMC_P		0x02	/* Configure L1 code memory as cache (0=SRAM) */#define ILOC0_P			0x03	/* Lock Way 0 */#define ILOC1_P			0x04	/* Lock Way 1 */#define ILOC2_P			0x05	/* Lock Way 2 */#define ILOC3_P			0x06	/* Lock Way 3 */#define LRUPRIORST_P		0x0D	/* Least Recently Used Replacement Priority *//* ** Masks */#define ENIM			0x00000001	/* Enable L1 Code Memory */#define ENICPLB			0x00000002	/* Enable ICPLB */#define IMC			0x00000004	/* Configure L1 code memory as cache (0=SRAM) */#define ILOC0			0x00000008	/* Lock Way 0 */#define ILOC1			0x00000010	/* Lock Way 1 */#define ILOC2			0x00000020	/* Lock Way 2 */#define ILOC3			0x00000040	/* Lock Way 3 */#define LRUPRIORST		0x00002000	/* Least Recently Used Replacement Priority *//* TCNTL Masks */#define TMPWR			0x00000001	/* Timer Low Power Control, 0=low power mode, 1=active state */#define TMREN			0x00000002	/* Timer enable, 0=disable, 1=enable */#define TAUTORLD		0x00000004	/* Timer auto reload */#define TINT			0x00000008	/* Timer generated interrupt 0=no interrupt has been generated, 1=interrupt has been generated (sticky) *//* TCNTL Bit Positions */#define TMPWR_P			0x00000000	/* Timer Low Power Control, 0=low power mode, 1=active state */#define TMREN_P			0x00000001	/* Timer enable, 0=disable, 1=enable */#define TAUTORLD_P		0x00000002	/* Timer auto reload */#define TINT_P			0x00000003	/* Timer generated interrupt 0=no interrupt has been generated, 1=interrupt has been generated (sticky) *//* DCPLB_DATA and ICPLB_DATA Registers *//* ** Bit Positions */#define CPLB_VALID_P		0x00000000	/* 0=invalid entry, 1=valid entry */#define CPLB_LOCK_P		0x00000001	/* 0=entry may be replaced, 1=entry locked */#define CPLB_USER_RD_P		0x00000002	/* 0=no read access, 1=read access allowed (user mode) *//* ** Masks */#define CPLB_VALID		0x00000001	/* 0=invalid entry, 1=valid entry */#define CPLB_LOCK		0x00000002	/* 0=entry may be replaced, 1=entry locked */#define CPLB_USER_RD		0x00000004	/* 0=no read access, 1=read access allowed (user mode) */#define PAGE_SIZE_1KB		0x00000000	/* 1 KB page size */#define PAGE_SIZE_4KB		0x00010000	/* 4 KB page size */#define PAGE_SIZE_1MB		0x00020000	/* 1 MB page size */#define PAGE_SIZE_4MB		0x00030000	/* 4 MB page size */#define CPLB_L1SRAM		0x00000020	/* 0=SRAM mapped in L1, 0=SRAM not mapped to L1 */#define CPLB_PORTPRIO		0x00000200	/* 0=low priority port, 1= high priority port */#define CPLB_L1_CHBL		0x00001000	/* 0=non-cacheable in L1, 1=cacheable in L1 *//* ICPLB_DATA only */#define CPLB_LRUPRIO		0x00000100	/* 0=can be replaced by any line, 1=priority for non-replacement *//* DCPLB_DATA only */#define CPLB_USER_WR		0x00000008	/* 0=no write access, 0=write access allowed (user mode) */#define CPLB_SUPV_WR		0x00000010	/* 0=no write access, 0=write access allowed (supervisor mode) */#define CPLB_DIRTY		0x00000080	/* 1=dirty, 0=clean */#define CPLB_L1_AOW		0x00008000	/* 0=do not allocate cache lines on write-through writes */						/* 1= allocate cache lines on write-through writes. */#define CPLB_WT			0x00004000	/* 0=write-back, 1=write-through *//* ITEST_COMMAND and DTEST_COMMAND Registers *//* ** Masks */#define TEST_READ		0x00000000	/* Read Access */#define TEST_WRITE		0x00000002	/* Write Access */#define TEST_TAG		0x00000000	/* Access TAG */#define TEST_DATA		0x00000004	/* Access DATA */#define TEST_DW0		0x00000000	/* Select Double Word 0 */#define TEST_DW1		0x00000008	/* Select Double Word 1 */#define TEST_DW2		0x00000010	/* Select Double Word 2 */#define TEST_DW3		0x00000018	/* Select Double Word 3 */#define TEST_MB0		0x00000000	/* Select Mini-Bank 0 */#define TEST_MB1		0x00010000	/* Select Mini-Bank 1 */#define TEST_MB2		0x00020000	/* Select Mini-Bank 2 */#define TEST_MB3		0x00030000	/* Select Mini-Bank 3 */#define TEST_SET(x)		((x << 5) & 0x03E0)	/* Set Index 0->31 */#define TEST_WAY0		0x00000000	/* Access Way0 */#define TEST_WAY1		0x04000000	/* Access Way1 *//* ** ITEST_COMMAND only */#define TEST_WAY2		0x08000000	/* Access Way2 */#define TEST_WAY3		0x0C000000	/* Access Way3 *//* ** DTEST_COMMAND only */#define TEST_BNKSELA		0x00000000	/* Access SuperBank A */#define TEST_BNKSELB		0x00800000	/* Access SuperBank B */#endif	/* _DEF_LPBLACKFIN_H */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一级欧美三级在线观看| 日本一区二区三区四区| 成人中文字幕合集| 亚洲久本草在线中文字幕| 日韩精品一区二| 一本到一区二区三区| 精品亚洲aⅴ乱码一区二区三区| 亚洲精品国产无套在线观| 国产午夜精品在线观看| 6080国产精品一区二区| 色综合天天狠狠| 不卡电影一区二区三区| 久久99久久精品| 日韩精品福利网| 亚洲一区二区3| 亚洲欧美综合在线精品| 久久久久久久久久久久久久久99| 欧美日本韩国一区| 在线亚洲人成电影网站色www| 国产成人在线色| 久久激情综合网| 日韩精品一二三四| 亚洲国产精品久久人人爱| 中文字幕在线免费不卡| 中文幕一区二区三区久久蜜桃| 精品国产制服丝袜高跟| 日韩亚洲欧美一区二区三区| 欧美日韩中文另类| 精品视频一区二区不卡| 欧美中文字幕久久| 欧美视频自拍偷拍| 欧美三级视频在线观看 | 色猫猫国产区一区二在线视频| 成人综合在线观看| 本田岬高潮一区二区三区| 成人自拍视频在线观看| 成人精品电影在线观看| 成人国产一区二区三区精品| 成人国产亚洲欧美成人综合网 | 亚洲国产视频直播| 亚洲一区二区精品视频| 午夜精品久久久久久久99樱桃| 午夜精品久久久| 人人狠狠综合久久亚洲| 日本不卡在线视频| 久久国产精品99久久久久久老狼| 美女一区二区在线观看| 韩国欧美国产1区| 国产高清久久久| 成人免费黄色在线| 91麻豆自制传媒国产之光| 在线观看一区二区精品视频| 欧美日本一区二区在线观看| 欧美一区二区在线播放| 久久久精品综合| 成人免费在线视频观看| 亚洲国产欧美在线| 美日韩一级片在线观看| 国产精品小仙女| 91丝袜美腿高跟国产极品老师| 欧美性猛交xxxxxxxx| 日韩欧美成人午夜| 国产精品亲子伦对白| 一区二区三区蜜桃网| 日本不卡视频一二三区| 国模套图日韩精品一区二区| av中文字幕一区| 欧美日韩你懂得| 欧美tk丨vk视频| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆 | 蜜臀av亚洲一区中文字幕| 国产一区在线视频| 91蜜桃传媒精品久久久一区二区| 91精品在线免费| 国产清纯美女被跳蛋高潮一区二区久久w | 久久人人97超碰com| 亚洲色图.com| 蜜臀av性久久久久蜜臀aⅴ | av电影在线观看一区| 欧美性欧美巨大黑白大战| 精品久久久三级丝袜| 中文字幕字幕中文在线中不卡视频| 丝袜亚洲精品中文字幕一区| 国产美女主播视频一区| 欧美在线一二三四区| 久久久蜜桃精品| 午夜久久电影网| 成人av手机在线观看| 日韩美一区二区三区| 怡红院av一区二区三区| 国产一区二区三区观看| 欧美影院精品一区| 久久精品亚洲精品国产欧美| 亚洲大片精品永久免费| 岛国av在线一区| 日韩一二在线观看| 亚洲综合色在线| 成人中文字幕电影| 精品国产网站在线观看| 亚洲超丰满肉感bbw| eeuss影院一区二区三区| 欧美videos中文字幕| 性感美女极品91精品| 91老师国产黑色丝袜在线| 久久久99久久| 久久电影网站中文字幕| 欧美欧美欧美欧美| 亚洲影视在线播放| 91丝袜国产在线播放| 国产精品美女久久福利网站| 国内成人精品2018免费看| 91精品国产综合久久国产大片| 亚洲欧美福利一区二区| 国v精品久久久网| 久久久久成人黄色影片| 美国欧美日韩国产在线播放| 欧美日韩免费观看一区三区| 亚洲免费观看高清完整版在线观看 | 欧美一区二区久久久| 一区二区三区加勒比av| 97超碰欧美中文字幕| 国产欧美一区二区精品久导航| 激情另类小说区图片区视频区| 91精品在线免费| 天天影视色香欲综合网老头| 欧美伊人久久久久久午夜久久久久| 亚洲欧美日韩国产中文在线| 99综合电影在线视频| 亚洲欧洲av一区二区三区久久| 成人激情av网| 国产精品亲子伦对白| 成人h动漫精品一区二区| 国产精品色噜噜| 成人av在线观| 日韩伦理av电影| 91福利视频网站| 午夜欧美2019年伦理| 制服丝袜亚洲网站| 久久精品99国产精品日本| 日韩美女在线视频| 国模一区二区三区白浆| 日本一区二区三区免费乱视频| 国产精品亚洲视频| 中文字幕一区二区三区精华液| 91一区二区三区在线播放| 亚洲综合另类小说| 欧美精品tushy高清| 日本中文字幕一区二区视频| 日韩欧美一二三区| 国产成人aaa| 最新久久zyz资源站| 欧美午夜精品一区二区蜜桃| 日本免费在线视频不卡一不卡二| 欧美电视剧在线看免费| 国产成人精品亚洲777人妖| 综合久久给合久久狠狠狠97色 | 欧美亚洲动漫精品| 日韩二区三区四区| 久久婷婷色综合| 99re视频精品| 天天色天天操综合| 久久综合五月天婷婷伊人| 成人午夜电影久久影院| 亚洲一区二区三区精品在线| 日韩一区二区视频| 成人av动漫网站| 天天亚洲美女在线视频| 国产三级欧美三级日产三级99| 99久久精品情趣| 日本aⅴ精品一区二区三区| 国产色一区二区| 欧美日韩精品免费观看视频| 国产一区二区主播在线| 亚洲精品日产精品乱码不卡| 日韩午夜激情视频| 不卡一卡二卡三乱码免费网站| 亚洲成人资源网| 久久久九九九九| 欧美另类高清zo欧美| 国产精品99久久久| 亚洲一区二区三区四区中文字幕| 精品免费国产二区三区| 色老综合老女人久久久| 国产一区中文字幕| 亚洲成人福利片| 国产精品美女www爽爽爽| 欧美肥大bbwbbw高潮| 波多野结衣亚洲| 精品中文字幕一区二区| 伊人一区二区三区| 国产日韩亚洲欧美综合| 欧美精品精品一区| 99国产精品一区| 国产毛片一区二区| 人人精品人人爱| 亚洲综合精品自拍| 国产精品久久久久久久裸模| 精品欧美乱码久久久久久1区2区| 一本色道久久综合亚洲aⅴ蜜桃| 国产在线不卡视频|