亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? rtxconf.a51

?? kellrtx51的安裝與應用例程源代碼
?? A51
?? 第 1 頁 / 共 5 頁
字號:
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     18
         INT_ENTRY     19
         INT_ENTRY     20
         INT_ENTRY     21
      ELSEIF (?RTX_SYSTEM_TIMER = 2)
         ; Do NOT include the Timer 2 Vector (INT-5)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     18
         INT_ENTRY     19
         INT_ENTRY     20
         INT_ENTRY     21
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4   (Ser. channel 0)
                        DB 20H, 00H, 00H    ; INT_5   (Timer 2/ ext. reload)
                        DB 00H, 00H, 00H    ; INT_6   not used
                        DB 00H, 00H, 00H    ; INT_7   not used
                        DB 00H, 01H, 00H    ; INT_8   (A/D-Converter)
                        DB 00H, 02H, 00H    ; INT_9   (P1.4/INT2/CC4)
                        DB 00H, 04H, 00H    ; INT_10  (P1.0/INT3/CC0)
                        DB 00H, 08H, 00H    ; INT_11  (P1.1/INT4/CC1)
                        DB 00H, 10H, 00H    ; INT_12  (P1.2/INT5/CC2)
                        DB 00H, 20H, 00H    ; INT_13  (P1.3/INT6/CC3)
                        DB 00H, 00H, 00H    ; INT_14  not used
                        DB 00H, 00H, 00H    ; INT_15  not used
                        DB 00H, 00H, 01H    ; INT_16  (Serial Channel 1)
                        DB 00H, 00H, 00H    ; INT_17  not used
                        DB 00H, 00H, 04H    ; INT_18  (Match in CM0-CM7)
                        DB 00H, 00H, 08H    ; INT_19  (Compare timer ov.)
                        DB 00H, 00H, 10H    ; INT_20  (Match in COMSET)
                        DB 00H, 00H, 20H    ; INT_21  (Match in COMCLR)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   21

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
            ORL     PCON, #20H          ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 10)
   ;***********
   ;* Type 10 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80652 -> 1 interrupt enable register
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 1
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0A8H  ; not used
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector  (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0  (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1  (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2  (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3  (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4  (Ser. channel 0)
                        DB 20H, 00H, 00H    ; INT_5  (Ser. channel 1)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   5

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 11)
   ;***********
   ;* Type 11 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80410/610 -> 2 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 2
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0E8H
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      5
         INT_ENTRY      7
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     14
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      5
         INT_ENTRY      7
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     14
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 00H, 00H, 00H    ; INT_4   not used
                        DB 20H, 00H, 00H    ; INT_5   (I2C)
                        DB 00H, 00H, 00H    ; INT_6   not used
                        DB 00H, 01H, 00H    ; INT_7   (INT2)
                        DB 00H, 02H, 00H    ; INT_8   (INT3)
                        DB 00H, 04H, 00H    ; INT_9   (INT4)
                        DB 00H, 08H, 00H    ; INT_10  (INT5)
                        DB 00H, 10H, 00H    ; INT_11  (INT6)
                        DB 00H, 20H, 00H    ; INT_12  (INT7)
                        DB 00H, 40H, 00H    ; INT_13  (INT8)
                        DB 00H, 80H, 00H    ; INT_14  (INT9)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   14

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 12)
   ;***********
   ;* Type 12 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80550 -> 1 interrupt enable register
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 1
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0A8H  ; not used
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      6
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector  (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      6
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0  (INT0)
                        DB 02H, 00H, 00H    ; INT_1  (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2  (INT1)
                        DB 08H, 00H, 00H    ; INT_3  (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4  (Ser. channel)
                        DB 20H, 00H, 00H    ; INT_5  (A/D-Converter)
                        DB 40H, 00H, 00H    ; INT_6  (Watchdog-Timer)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   6

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 13)
   ;***********
   ;* Type 13 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 8051GB -> 2 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区三区四区视频精品免费| 粉嫩高潮美女一区二区三区 | 欧美精品久久99| 久久婷婷久久一区二区三区| 亚洲精品写真福利| 国产综合久久久久久久久久久久| 色偷偷成人一区二区三区91| 久久久精品tv| 麻豆精品一二三| 色视频欧美一区二区三区| 久久久久久久久久久久电影| 日本亚洲三级在线| 色老综合老女人久久久| 国产日韩欧美一区二区三区综合| 天天色综合天天| 日本道在线观看一区二区| 国产精品国产自产拍在线| 激情综合五月婷婷| 日韩欧美国产综合一区| 日韩国产精品久久久久久亚洲| 欧美制服丝袜第一页| 亚洲欧洲制服丝袜| av不卡免费在线观看| 国产精品毛片久久久久久| 国产精品影视天天线| 久久免费电影网| 精品一区二区在线播放| 精品电影一区二区三区 | 亚洲欧美一区二区久久| 成人一区二区三区中文字幕| 久久久久久99久久久精品网站| 激情六月婷婷综合| 精品国产乱码久久久久久蜜臀| 久热成人在线视频| 欧美精品一区二区三区高清aⅴ| 美女视频黄 久久| 日韩免费视频一区| 国产激情一区二区三区四区 | 国产一区二区免费视频| 久久久久久久免费视频了| 国产精品911| 国产精品久久777777| 色综合 综合色| 亚洲一区自拍偷拍| 欧美久久久久久久久中文字幕| 日韩国产一二三区| 精品国产sm最大网站免费看| 国产精品一区二区果冻传媒| 国产精品国产精品国产专区不蜜| 一本色道综合亚洲| 日产精品久久久久久久性色| xnxx国产精品| 99热国产精品| 亚洲va国产va欧美va观看| 欧美不卡一区二区三区| 国产成人超碰人人澡人人澡| 一区二区三区精品视频| 欧美老女人在线| 国内外成人在线| 亚洲伦理在线免费看| 日韩欧美亚洲一区二区| 成人av综合在线| 偷拍亚洲欧洲综合| 久久久精品tv| 欧美视频中文字幕| 国产精品一区免费在线观看| 一区二区三区四区国产精品| 日韩欧美国产小视频| 99精品在线观看视频| 奇米影视7777精品一区二区| 中文字幕在线不卡国产视频| 欧美日韩日日骚| 成人丝袜18视频在线观看| 亚洲18女电影在线观看| 中文字幕精品三区| 欧美高清视频不卡网| 99久久久无码国产精品| 另类小说综合欧美亚洲| 亚洲黄色在线视频| 久久久三级国产网站| 欧美精品久久久久久久多人混战 | 91精品国产综合久久久久久漫画 | 日韩精品中文字幕在线一区| 99热精品国产| 国内精品国产三级国产a久久| 亚洲一区二区三区自拍| 欧美国产日韩a欧美在线观看 | 国产精品福利av| 日韩欧美国产综合一区| 欧美日韩视频在线观看一区二区三区| 成人精品视频.| 久久精品99国产国产精| 午夜影院久久久| 一区二区三区四区国产精品| 国产精品久久久久影视| 久久久午夜精品理论片中文字幕| 欧美一区二区成人6969| 欧美少妇bbb| 91亚洲大成网污www| 国产成人8x视频一区二区| 久久99九九99精品| 日韩电影免费一区| 亚洲gay无套男同| 夜夜夜精品看看| 亚洲情趣在线观看| 国产精品久久久久久久久搜平片| 久久九九国产精品| 久久伊99综合婷婷久久伊| 日韩女同互慰一区二区| 91麻豆精品国产91久久久久 | 高清av一区二区| 国产成人8x视频一区二区| 国产精品自在在线| 国产精品1区2区3区在线观看| 久久疯狂做爰流白浆xx| 激情文学综合网| 狠狠色综合色综合网络| 狠狠色2019综合网| 国产成人午夜高潮毛片| 国产成人综合亚洲网站| 国产成a人亚洲精| 成人a区在线观看| 色菇凉天天综合网| 欧美日韩成人一区| 欧美一级精品在线| 精品少妇一区二区三区视频免付费| 日韩一二在线观看| 亚洲精品一区二区三区蜜桃下载 | 成人av网在线| 日本久久一区二区| 欧美精品在欧美一区二区少妇| 欧美日免费三级在线| 日韩一区和二区| 久久久不卡影院| 亚洲免费观看高清在线观看| 性做久久久久久久久| 久久精品国产亚洲a| 国产 日韩 欧美大片| 色播五月激情综合网| 日韩一区二区免费电影| 国产喂奶挤奶一区二区三区| 亚洲精品水蜜桃| 日韩精品久久久久久| 粉嫩一区二区三区在线看| 色婷婷久久久久swag精品| 这里只有精品电影| 国产亚洲一区字幕| 亚洲影院理伦片| 国内精品伊人久久久久影院对白| 96av麻豆蜜桃一区二区| 69久久夜色精品国产69蝌蚪网| 国产日韩综合av| 亚洲国产婷婷综合在线精品| 国内精品免费**视频| 91九色最新地址| 精品久久久久一区二区国产| 亚洲女女做受ⅹxx高潮| 麻豆精品在线看| 在线视频综合导航| 国产三级欧美三级| 亚洲综合在线免费观看| 国产又粗又猛又爽又黄91精品| 色先锋资源久久综合| 精品国产91久久久久久久妲己| 一个色在线综合| 从欧美一区二区三区| 日韩一区二区在线观看视频| 亚洲色图欧洲色图婷婷| 国产一区二区三区最好精华液| 欧美性受极品xxxx喷水| 国产精品入口麻豆原神| 久久精品久久综合| 欧美手机在线视频| 中文字幕一区二区在线播放| 乱一区二区av| 欧美日韩国产美| 亚洲柠檬福利资源导航| 成人午夜免费视频| 欧美成人一区二区三区在线观看 | 欧美麻豆精品久久久久久| 国产精品美女久久久久久久| 国产伦精品一区二区三区视频青涩| 精品视频1区2区| 亚洲日本va午夜在线影院| 国产99久久久国产精品潘金网站| 91精品国产欧美一区二区成人| 亚洲国产一区二区三区青草影视| 色综合天天综合| 久久精品男人天堂av| 久久99国产精品久久99| 日韩女优视频免费观看| 日本不卡视频一二三区| 欧美一区二区三区人| 日欧美一区二区| 欧美日本免费一区二区三区| 婷婷一区二区三区| 欧美精品久久99| 日本欧美大码aⅴ在线播放| 欧美一三区三区四区免费在线看| 亚洲国产aⅴ成人精品无吗|