亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? can總線 dsp2812例程 希望對大家有用 互相學習
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品香蕉一区二区三区| 久久中文字幕电影| 精品三级av在线| 亚洲另类在线一区| 国产自产高清不卡| 欧美日韩一区二区在线观看视频| 精品成人佐山爱一区二区| 亚洲啪啪综合av一区二区三区| 捆绑紧缚一区二区三区视频| 成人国产精品视频| 精品福利一二区| 国产宾馆实践打屁股91| 欧美一区二区播放| 亚洲一区二区3| 日本高清不卡视频| 国产精品国产精品国产专区不片| 国内精品国产成人国产三级粉色| 欧美日韩亚洲综合在线 欧美亚洲特黄一级 | 国产成人aaa| 欧美一区2区视频在线观看| 亚洲乱码日产精品bd| 国产精品一级黄| 26uuu亚洲婷婷狠狠天堂| 图片区小说区国产精品视频| 色综合久久综合中文综合网| 中文字幕一区二区三区视频| 高清不卡一区二区| 久久久精品黄色| 国产一区二区三区蝌蚪| 欧美xxxx在线观看| 狠狠色丁香九九婷婷综合五月| 制服丝袜亚洲播放| 美女一区二区久久| 精品国产网站在线观看| 久久av资源网| 日韩精品资源二区在线| 看片网站欧美日韩| 欧美xxxxxxxxx| 久久99国产精品免费网站| 欧美一区二区三区思思人| 色诱亚洲精品久久久久久| 中文字幕一区日韩精品欧美| 色网站国产精品| 一区二区三区产品免费精品久久75| 91麻豆国产福利精品| 自拍偷拍欧美激情| 欧美吞精做爰啪啪高潮| 视频一区欧美日韩| 日韩欧美一区二区免费| 国产精品一二一区| 亚洲免费av在线| 3atv在线一区二区三区| 国内精品久久久久影院薰衣草 | 欧美美女bb生活片| 理论片日本一区| 久久精品人人做人人爽97| 99免费精品在线| 亚洲成人动漫在线观看| 久久青草国产手机看片福利盒子| 成人免费观看视频| 亚洲综合色噜噜狠狠| 欧美一区二区三区啪啪| 国产精品乡下勾搭老头1| 亚洲人123区| 欧美电影免费提供在线观看| 欧美日韩精品福利| 国产一区二区免费在线| 亚洲欧美另类小说| 欧美一级艳片视频免费观看| 国产成人超碰人人澡人人澡| 一区二区三区日韩精品视频| 日韩午夜三级在线| 97久久人人超碰| 免费看日韩精品| 中文字幕制服丝袜成人av| 欧美一个色资源| 91视视频在线观看入口直接观看www | 黄色资源网久久资源365| 日韩毛片高清在线播放| 日韩色在线观看| 91在线精品一区二区| 麻豆国产一区二区| 亚洲一区二区三区自拍| 久久久久国产精品麻豆ai换脸| 在线一区二区三区做爰视频网站| 久久精品国内一区二区三区| 一区二区三区精品在线观看| 久久综合99re88久久爱| 正在播放亚洲一区| 一本久道久久综合中文字幕 | 青青草国产成人99久久| 亚洲激情图片小说视频| 国产色产综合产在线视频| 日韩午夜电影在线观看| 在线播放视频一区| 色婷婷久久一区二区三区麻豆| 成人开心网精品视频| 久久99久久99小草精品免视看| 一区二区三区日本| 国产精品高清亚洲| 中文字幕国产一区二区| 欧美精品一区二区三区视频| 337p亚洲精品色噜噜狠狠| 欧美亚洲国产一区在线观看网站| 不卡视频在线观看| 国产激情一区二区三区| 精品一二三四在线| 久久电影网电视剧免费观看| 日韩电影在线看| 日本不卡一区二区三区| 亚洲成av人综合在线观看| 亚洲主播在线观看| 亚洲一区二区三区中文字幕| 一区二区三区在线视频免费观看| 国产精品美女久久久久aⅴ| 国产午夜亚洲精品午夜鲁丝片| 日韩欧美国产综合在线一区二区三区| 欧美电影影音先锋| 日韩一级欧美一级| 日韩欧美一级特黄在线播放| 欧美成人官网二区| 久久久久综合网| 国产精品午夜春色av| 亚洲人一二三区| 亚洲国产三级在线| 奇米影视7777精品一区二区| 久久99久久99小草精品免视看| 国产麻豆成人精品| 成人黄页毛片网站| 91蜜桃免费观看视频| 欧美色区777第一页| 91麻豆精品国产综合久久久久久| 欧美一卡二卡在线观看| 久久综合久色欧美综合狠狠| 欧美国产激情一区二区三区蜜月| 1024精品合集| 日本成人在线一区| 丁香六月久久综合狠狠色| 一本大道久久a久久综合婷婷| 精品视频一区 二区 三区| 欧美一个色资源| 国产精品三级久久久久三级| 亚洲一区二区三区四区五区中文| 日韩精品久久久久久| 国产69精品久久久久777| 在线免费观看日本一区| 精品日韩一区二区| 亚洲男同1069视频| 久久97超碰国产精品超碰| av电影一区二区| 91麻豆精品国产自产在线| 国产精品区一区二区三区| 日本亚洲电影天堂| av在线不卡电影| 欧美一激情一区二区三区| 国产精品九色蝌蚪自拍| 日本伊人色综合网| 99久久99久久免费精品蜜臀| 欧美一区二区三区思思人| 亚洲视频网在线直播| 九色|91porny| 欧美自拍偷拍午夜视频| 久久这里只有精品首页| 亚洲一区二区三区四区在线观看 | 久久网站热最新地址| 亚洲制服欧美中文字幕中文字幕| 国产一区美女在线| 欧美日韩一区不卡| 亚洲欧洲综合另类| 国产成人福利片| 精品国产第一区二区三区观看体验| 一区二区三区蜜桃网| 成人激情小说乱人伦| 久久蜜桃av一区精品变态类天堂| 日韩制服丝袜先锋影音| 色欧美88888久久久久久影院| 国产视频一区在线播放| 国产真实乱偷精品视频免| 欧美久久久一区| 亚洲成av人影院在线观看网| 99精品久久99久久久久| 国产欧美一区在线| 精品亚洲成a人| 欧美一级xxx| 日本不卡不码高清免费观看| 欧美色综合影院| 亚洲图片自拍偷拍| 欧美综合一区二区| 一区二区三区日韩欧美| 色综合久久88色综合天天免费| 国产精品无人区| 丁香桃色午夜亚洲一区二区三区| 精品国产91洋老外米糕| 久久99精品久久久久婷婷| 日韩欧美一级片| 韩国三级电影一区二区| 精品久久人人做人人爽| 韩国成人在线视频| ww亚洲ww在线观看国产| 国产99精品国产|