亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp281x_mcbsp.h

?? 通用IO口測試程序 通用IO口測試程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
union XCERE_REG {
   Uint16              all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {         // bit description
   Uint16     XCERF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCERF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCERF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCERF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCERF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCERF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCERF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCERF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCERF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCERF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCERF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCERF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCERF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCERF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCERF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCERF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16              all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {         // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16              all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {         // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16              all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {         // bit description
   Uint16     XCERG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCERG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCERG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCERG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCERG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCERG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCERG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCERG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCERG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCERG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCERG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCERG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCERG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCERG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCERG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCERG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16              all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {         // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16              all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {            // bit   description
   Uint16     TXFFIL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;       // 5     Interrupt enable
   Uint16     TXFFINT_CLEAR:1;  // 6     Clear INT flag
   Uint16     TXFFINT_FLAG:1;   // 7     INT flag
   Uint16     TXFFST:5;         // 12:8  FIFO status
   Uint16     TXFIFO_RESET:1;   // 13    FIFO reset
   Uint16     MFFENA:1;         // 14    Enhancement enable
   Uint16     rsvd:1;           // 15    reserved
}; 

union MFFTX_REG {
   Uint16            all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {        // bits  description
   Uint16 RXFFIL:5;         // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 RXFFINT_CLEAR:1;  // 6     Clear INT flag
   Uint16 RXFFINT_FLAG:1;   // 7     INT flag
   Uint16 RXFFST:5;         // 12:8  FIFO status
   Uint16 RXFIFO_RESET:1;   // 13    FIFO reset
   Uint16 RXFFOVF_CLEAR:1;  // 14    Clear overflow
   Uint16 RXFFOVF_FLAG:1;   // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16            all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {        // bits  description
    Uint16 FFTXTXDLY:8;     // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16             all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {       // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16              all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {       // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16            all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;   // 0x7800, MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;   // 0x7801, MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;   // 0x7802, MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;   // 0x7803, MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;  // 0x7804, MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;  // 0x7805, MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;   // 0x7806, MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;   // 0x7807, MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;   // 0x7808, MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;   // 0x7809, MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;  // 0x7810, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;  // 0x7811, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;   // 0x7812, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;   // 0x7813, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;  // 0x7814, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;  // 0x7815, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;  // 0x7816, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;  // 0x7817, MCBSP Transmit channel enable partition B            
   union PCR_REG     PCR;    // 0x7818, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;  // 0x7819, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;  // 0x7820, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;  // 0x7821, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;  // 0x7823, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;  // 0x7824, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;  // 0x7825, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;  // 0x7826, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;  // 0x7827, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;  // 0x7828, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;  // 0x7829, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;  // 0x7830, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;  // 0x7831, MCBSP Transmit channel enable partition H             
   Uint16            rsvd1;  // 0x7832, reserved             
   union MFFTX_REG   MFFTX;  // 0x7833, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;  // 0x7834, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;  // 0x7835, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT; // 0x7836, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;  // 0x7837, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#ifdef __cplusplus
}
#endif /* extern "C" */

#endif  // end of DSP281x_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久久久精| 日本伦理一区二区| 国产寡妇亲子伦一区二区| 欧美aaaaa成人免费观看视频| 免费观看在线色综合| 国产成人午夜电影网| 91福利国产精品| 欧美一区二区福利在线| 中文字幕在线观看不卡视频| 日韩精品三区四区| 国产suv精品一区二区三区| 欧美三级三级三级| 国产欧美日韩在线视频| 日韩黄色小视频| 成人激情av网| 精品国产乱码久久久久久图片 | 精品一区二区三区日韩| 黄色日韩网站视频| 欧美三级在线播放| 国产精品久久久久久久久久免费看| 亚洲超碰97人人做人人爱| 国产99久久久国产精品潘金| 日韩精品一区二区三区在线观看| 亚洲精品国久久99热| 国产一区二区免费看| 欧美三级在线看| 国产精品福利一区二区| 国产资源精品在线观看| 欧美亚洲日本一区| 亚洲欧美在线视频观看| 亚洲一区二区在线观看视频| 色8久久人人97超碰香蕉987| 国产三级欧美三级日产三级99 | 成人午夜私人影院| 欧美日韩在线电影| 成人听书哪个软件好| 香蕉久久夜色精品国产使用方法| 中文字幕精品一区二区精品绿巨人 | 日本一区二区动态图| 成人av电影在线网| av午夜精品一区二区三区| 欧美日韩亚洲不卡| 亚洲精品中文字幕在线观看| av综合在线播放| 国产婷婷色一区二区三区| 日日噜噜夜夜狠狠视频欧美人| 色婷婷精品大视频在线蜜桃视频| 日本一区二区三区高清不卡| 国产精品资源站在线| 久久久久久久网| 日本不卡123| 精品久久国产老人久久综合| 精品在线免费观看| 日韩欧美色综合网站| 久久99精品国产.久久久久 | 国产乱淫av一区二区三区 | 成人国产精品免费| 亚洲综合网站在线观看| 欧美专区日韩专区| 日精品一区二区| 欧美r级电影在线观看| 视频一区二区三区入口| 久久一日本道色综合| 国产aⅴ综合色| 亚洲日本va在线观看| 色婷婷综合久久久久中文一区二区| 亚洲欧美日韩国产综合| 欧美日韩免费观看一区三区| 久久99精品国产麻豆婷婷洗澡| 久久美女艺术照精彩视频福利播放 | 国产天堂亚洲国产碰碰| 日本韩国一区二区三区| 精品影院一区二区久久久| 亚洲欧洲av另类| 日韩精品专区在线影院重磅| 日本乱码高清不卡字幕| 国产一区二区三区在线观看精品| 亚洲蜜臀av乱码久久精品| 精品理论电影在线| 日本精品一级二级| 国产91高潮流白浆在线麻豆| 日韩激情视频网站| 一区二区三区四区精品在线视频| 日韩精品一区二区三区在线观看| 韩国三级中文字幕hd久久精品| 视频一区二区中文字幕| 日韩美女一区二区三区| 精品一区二区在线播放| 精品女同一区二区| 成人激情图片网| 久久蜜臀精品av| 成人午夜免费av| 亚洲精品欧美综合四区| 色偷偷成人一区二区三区91| 日本成人在线视频网站| 国产成人av电影在线| 视频一区中文字幕| 亚洲免费在线视频一区 二区| 久久精品亚洲精品国产欧美| 91麻豆精品国产91久久久更新时间| 不卡的av网站| 福利91精品一区二区三区| 久久97超碰国产精品超碰| 日韩精彩视频在线观看| 一级日本不卡的影视| 亚洲激情男女视频| 日韩久久一区二区| 综合激情成人伊人| 国产精品第四页| 亚洲色图视频网| 日韩一区在线免费观看| 国产精品视频一二| 国产精品久久精品日日| 中文字幕av一区二区三区高| 欧美高清一级片在线观看| 国产精品系列在线| 国产精品传媒视频| 自拍偷在线精品自拍偷无码专区| 中文字幕亚洲一区二区av在线| 国产精品网站在线| 日韩一区欧美一区| 亚洲综合一区在线| 亚洲国产精品久久人人爱| 亚洲韩国一区二区三区| 午夜精品123| 蜜桃视频免费观看一区| 国产一区二区三区av电影 | 国产无一区二区| 国产精品超碰97尤物18| 亚洲欧美偷拍另类a∨色屁股| 亚洲视频一区二区在线观看| 亚洲激情一二三区| 日韩在线卡一卡二| 国产美女精品人人做人人爽| 成人免费视频一区| 欧美日韩在线三区| 精品精品国产高清一毛片一天堂| 国产午夜精品久久久久久久 | 久久国产精品无码网站| 国产jizzjizz一区二区| 91久久久免费一区二区| 欧美理论在线播放| 国产女人18毛片水真多成人如厕 | 91精品国产综合久久精品麻豆| 一区二区三区国产| 成人avav在线| 91麻豆国产在线观看| 日本高清视频一区二区| 欧美三级在线播放| 欧美成人精品3d动漫h| 国产精品久久久爽爽爽麻豆色哟哟| 久久久国产一区二区三区四区小说| 国产精品欧美极品| 亚洲综合图片区| 色成人在线视频| 欧美一区二区三区影视| 欧美成人乱码一区二区三区| 国产精品青草综合久久久久99| 亚洲高清免费一级二级三级| 久久国产精品区| 欧美亚洲动漫另类| 久久精品水蜜桃av综合天堂| 亚洲国产欧美在线人成| 国产成人亚洲综合a∨婷婷图片| 91免费看片在线观看| 日韩亚洲欧美在线观看| 一区二区在线电影| 激情丁香综合五月| 欧美精品日日鲁夜夜添| 1区2区3区精品视频| 国产一区欧美一区| 欧美日韩精品福利| 亚洲人成网站在线| 福利一区二区在线| 精品粉嫩超白一线天av| 亚洲电影激情视频网站| 色婷婷香蕉在线一区二区| 久久久久高清精品| 免费av成人在线| 欧美日韩高清影院| 一区二区三区四区激情| 99久久久久免费精品国产 | 亚洲国产日韩精品| 9i看片成人免费高清| 国产无人区一区二区三区| 麻豆免费精品视频| 91精品国产全国免费观看| 亚洲综合久久av| 色综合av在线| 综合久久久久综合| 97国产一区二区| 1000精品久久久久久久久| 成人中文字幕电影| 国产嫩草影院久久久久| 国产v综合v亚洲欧| 欧美激情一区三区| 成人av在线资源网站| 国产精品看片你懂得| 99久久精品国产一区二区三区 | 亚洲第一搞黄网站|