亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? ixp425pci.h

?? 友善mini2440嵌入式
?? H
字號:
/* * IXP PCI Init * (C) Copyright 2004 eslab.whut.edu.cn * Yue Hu(huyue_whut@yahoo.com.cn), Ligong Xue(lgxue@hotmail.com) * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#ifndef _IXP425PCI_H_#define _IXP425PCI_H_#define TRUE	1#define FALSE	0#define OK	0#define ERROR	-1#define BOOL	int#define IXP425_PCI_MAX_BAR_PER_FUNC  6#define IXP425_PCI_MAX_BAR (IXP425_PCI_MAX_BAR_PER_FUNC * \			    IXP425_PCI_MAX_FUNC_ON_BUS)enum PciBarId{	CSR_BAR=0,	IO_BAR,	SD_BAR,	NO_BAR};/*Base address register descriptor*/typedef struct{	unsigned int size;	unsigned int address;} PciBar;typedef struct{	unsigned int bus;	unsigned int device;	unsigned int func;	unsigned int irq;	BOOL error;	unsigned short vendor_id;	unsigned short device_id;	/*We need an extra entry in this array for dummy placeholder*/	PciBar bar[IXP425_PCI_MAX_BAR_PER_FUNC + 1];} PciDevice;/* Mask definitions*/#define IXP425_PCI_TOP_WORD_OF_LONG_MASK	0xffff0000#define IXP425_PCI_TOP_BYTE_OF_LONG_MASK	0xff000000#define IXP425_PCI_BOTTOM_WORD_OF_LONG_MASK	0x0000ffff#define IXP425_PCI_BOTTOM_TRIBYTES_OF_LONG_MASK 0x00ffffff#define IXP425_PCI_BOTTOM_NIBBLE_OF_LONG_MASK	0x0000000f#define IXP425_PCI_MAX_UINT32			0xffffffff#define IXP425_PCI_BAR_QUERY			0xffffffff#define IXP425_PCI_BAR_MEM_BASE 0x100000#define IXP425_PCI_BAR_IO_BASE	0x000000/*define the maximum number of bus segments - we support a single segment*/#define IXP425_PCI_MAX_BUS  1/*define the maximum number of cards per bus segment*/#define IXP425_PCI_MAX_DEV  4/*define the maximum number of functions per device*/#define IXP425_PCI_MAX_FUNC 8/* define the maximum number of separate functions that we can   potentially have on the bus*/#define IXP425_PCI_MAX_FUNC_ON_BUS (1+ IXP425_PCI_MAX_FUNC *	\				    IXP425_PCI_MAX_DEV *	\				    IXP425_PCI_MAX_BUS)/*define the maximum number of BARs per function*/#define IXP425_PCI_MAX_BAR_PER_FUNC  6#define IXP425_PCI_MAX_BAR (IXP425_PCI_MAX_BAR_PER_FUNC *	\			    IXP425_PCI_MAX_FUNC_ON_BUS)#define PCI_NP_CBE_BESL	 (4)#define PCI_NP_AD_FUNCSL (8)#define REG_WRITE(b,o,v) (*(volatile unsigned int*)((b+o))=(v))#define REG_READ(b,o,v)	 ((v)=(*(volatile unsigned int*)((b+o))))#define PCI_DELAY	500#define USEC_LOOP_COUNT 533#define PCI_SETTLE_USEC 200#define PCI_MIN_RESET_ASSERT_USEC 2000/*Register addressing definitions for PCI controller configuration  and status registers*/#define PCI_CSR_BASE (0xC0000000)/*#define PCI_NP_AD_OFFSET       (0x00)#define PCI_NP_CBE_OFFSET      (0x04)#define PCI_NP_WDATA_OFFSET    (0x08)#define PCI_NP_RDATA_OFFSET    (0x0C)#define PCI_CRP_OFFSET	       (0x10)#define PCI_CRP_WDATA_OFFSET   (0x14)#define PCI_CRP_RDATA_OFFSET   (0x18)#define PCI_CSR_OFFSET	       (0x1C)#define PCI_ISR_OFFSET	       (0x20)#define PCI_INTEN_OFFSET       (0x24)#define PCI_DMACTRL_OFFSET     (0x28)#define PCI_AHBMEMBASE_OFFSET  (0x2C)#define PCI_AHBIOBASE_OFFSET   (0x30)#define PCI_PCIMEMBASE_OFFSET  (0x34)#define PCI_AHBDOORBELL_OFFSET (0x38)#define PCI_PCIDOORBELL_OFFSET (0x3C)#define PCI_ATPDMA0_AHBADDR    (0x40)#define PCI_ATPDMA0_PCIADDR    (0x44)#define PCI_ATPDMA0_LENADDR    (0x48)#define PCI_ATPDMA1_AHBADDR    (0x4C)#define PCI_ATPDMA1_PCIADDR    (0x50)#define PCI_ATPDMA1_LENADDR    (0x54)#define PCI_PTADMA0_AHBADDR    (0x58)#define PCI_PTADMA0_PCIADDR    (0x5C)#define PCI_PTADMA0_LENADDR    (0x60)#define PCI_PTADMA1_AHBADDR    (0x64)#define PCI_PTADMA1_PCIADDR    (0x68)#define PCI_PTADMA1_LENADDR    (0x6C)*//*Non prefetch registers bit definitions*//*#define NP_CMD_INTACK	   (0x0)#define NP_CMD_SPECIAL	   (0x1)#define NP_CMD_IOREAD	   (0x2)#define NP_CMD_IOWRITE	   (0x3)#define NP_CMD_MEMREAD	   (0x6)#define NP_CMD_MEMWRITE	   (0x7)#define NP_CMD_CONFIGREAD  (0xa)#define NP_CMD_CONFIGWRITE (0xb)*//*define the default setting of the AHB memory base reg*/#define IXP425_PCI_AHBMEMBASE_DEFAULT 0x00010203#define IXP425_PCI_AHBIOBASE_DEFAULT  0x0#define IXP425_PCI_PCIMEMBASE_DEFAULT 0x0/*define the default settings for the controller's BARs*/#ifdef IXP425_PCI_SIMPLE_MAPPING#define IXP425_PCI_BAR_0_DEFAULT 0x00000000#define IXP425_PCI_BAR_1_DEFAULT 0x01000000#define IXP425_PCI_BAR_2_DEFAULT 0x02000000#define IXP425_PCI_BAR_3_DEFAULT 0x03000000#define IXP425_PCI_BAR_4_DEFAULT 0x00000000#define IXP425_PCI_BAR_5_DEFAULT 0x00000000#else#define IXP425_PCI_BAR_0_DEFAULT 0x40000000#define IXP425_PCI_BAR_1_DEFAULT 0x41000000#define IXP425_PCI_BAR_2_DEFAULT 0x42000000#define IXP425_PCI_BAR_3_DEFAULT 0x43000000#define IXP425_PCI_BAR_4_DEFAULT 0x00000000#define IXP425_PCI_BAR_5_DEFAULT 0x00000000#endif/*Configuration Port register bit definitions*/#define PCI_CRP_WRITE BIT(16)/*ISR (Interrupt status) Register bit definitions*/#define PCI_ISR_PSE   BIT(0)#define PCI_ISR_PFE   BIT(1)#define PCI_ISR_PPE   BIT(2)#define PCI_ISR_AHBE  BIT(3)#define PCI_ISR_APDC  BIT(4)#define PCI_ISR_PADC  BIT(5)#define PCI_ISR_ADB   BIT(6)#define PCI_ISR_PDB   BIT(7)/*INTEN (Interrupt Enable) Register bit definitions*/#define PCI_INTEN_PSE	BIT(0)#define PCI_INTEN_PFE	BIT(1)#define PCI_INTEN_PPE	BIT(2)#define PCI_INTEN_AHBE	BIT(3)#define PCI_INTEN_APDC	BIT(4)#define PCI_INTEN_PADC	BIT(5)#define PCI_INTEN_ADB	BIT(6)#define PCI_INTEN_PDB	BIT(7)/*PCI configuration regs.*/#define PCI_CFG_VENDOR_ID	0x00#define PCI_CFG_DEVICE_ID	0x02#define PCI_CFG_COMMAND		0x04#define PCI_CFG_STATUS		0x06#define PCI_CFG_REVISION	0x08#define PCI_CFG_PROGRAMMING_IF	0x09#define PCI_CFG_SUBCLASS	0x0a#define PCI_CFG_CLASS		0x0b#define PCI_CFG_CACHE_LINE_SIZE 0x0c#define PCI_CFG_LATENCY_TIMER	0x0d#define PCI_CFG_HEADER_TYPE	0x0e#define PCI_CFG_BIST		0x0f#define PCI_CFG_BASE_ADDRESS_0	0x10#define PCI_CFG_BASE_ADDRESS_1	0x14#define PCI_CFG_BASE_ADDRESS_2	0x18#define PCI_CFG_BASE_ADDRESS_3	0x1c#define PCI_CFG_BASE_ADDRESS_4	0x20#define PCI_CFG_BASE_ADDRESS_5	0x24#define PCI_CFG_CIS		0x28#define PCI_CFG_SUB_VENDOR_ID	0x2c#define PCI_CFG_SUB_SYSTEM_ID	0x2e#define PCI_CFG_EXPANSION_ROM	0x30#define PCI_CFG_RESERVED_0	0x34#define PCI_CFG_RESERVED_1	0x38#define PCI_CFG_DEV_INT_LINE	0x3c#define PCI_CFG_DEV_INT_PIN	0x3d#define PCI_CFG_MIN_GRANT	0x3e#define PCI_CFG_MAX_LATENCY	0x3f#define PCI_CFG_SPECIAL_USE	0x41#define PCI_CFG_MODE		0x43/*Specify the initial command we send to PCI devices*/#define INITIAL_PCI_CMD (PCI_CMD_IO_ENABLE	   \			 | PCI_CMD_MEM_ENABLE	   \			 | PCI_CMD_MASTER_ENABLE   \			 | PCI_CMD_WI_ENABLE)/*define the sub vendor and subsystem to be used */#define IXP425_PCI_SUB_VENDOR_SYSTEM 0x00000000#define PCI_IRQ_LINES		4#define PCI_CMD_IO_ENABLE	0x0001	/* IO access enable */#define PCI_CMD_MEM_ENABLE	0x0002	/* memory access enable */#define PCI_CMD_MASTER_ENABLE	0x0004	/* bus master enable */#define PCI_CMD_MON_ENABLE	0x0008	/* monitor special cycles enable */#define PCI_CMD_WI_ENABLE	0x0010	/* write and invalidate enable */#define PCI_CMD_SNOOP_ENABLE	0x0020	/* palette snoop enable */#define PCI_CMD_PERR_ENABLE	0x0040	/* parity error enable */#define PCI_CMD_WC_ENABLE	0x0080	/* wait cycle enable */#define PCI_CMD_SERR_ENABLE	0x0100	/* system error enable */#define PCI_CMD_FBTB_ENABLE	0x0200	/* fast back to back enable *//*CSR Register bit definitions*/#define PCI_CSR_HOST  BIT(0)#define PCI_CSR_ARBEN BIT(1)#define PCI_CSR_ADS   BIT(2)#define PCI_CSR_PDS   BIT(3)#define PCI_CSR_ABE   BIT(4)#define PCI_CSR_DBT   BIT(5)#define PCI_CSR_ASE   BIT(8)#define PCI_CSR_IC    BIT(15)/*Configuration command bit definitions*/#define PCI_CFG_CMD_IOAE BIT(0)#define PCI_CFG_CMD_MAE	 BIT(1)#define PCI_CFG_CMD_BME	 BIT(2)#define PCI_CFG_CMD_MWIE BIT(4)#define PCI_CFG_CMD_SER	 BIT(8)#define PCI_CFG_CMD_FBBE BIT(9)#define PCI_CFG_CMD_MDPE BIT(24)#define PCI_CFG_CMD_STA	 BIT(27)#define PCI_CFG_CMD_RTA	 BIT(28)#define PCI_CFG_CMD_RMA	 BIT(29)#define PCI_CFG_CMD_SSE	 BIT(30)#define PCI_CFG_CMD_DPE	 BIT(31)/*DMACTRL DMA Control and status Register*/#define PCI_DMACTRL_APDCEN  BIT(0)#define PCI_DMACTRL_APDC0   BIT(4)#define PCI_DMACTRL_APDE0   BIT(5)#define PCI_DMACTRL_APDC1   BIT(6)#define PCI_DMACTRL_APDE1   BIT(7)#define PCI_DMACTRL_PADCEN  BIT(8)#define PCI_DMACTRL_PADC0   BIT(12)#define PCI_DMACTRL_PADE0   BIT(13)#define PCI_DMACTRL_PADC1   BIT(14)#define PCI_DMACTRL_PADE1   BIT(15)/* GPIO related register */#undef IXP425_GPIO_GPOUTR#undef IXP425_GPIO_GPOER#undef IXP425_GPIO_GPINR#undef IXP425_GPIO_GPISR#undef IXP425_GPIO_GPIT1R#undef IXP425_GPIO_GPIT2R#undef IXP425_GPIO_GPCLKR#define IXP425_GPIO_GPOUTR	0xC8004000#define IXP425_GPIO_GPOER	0xC8004004#define IXP425_GPIO_GPINR	0xC8004008#define IXP425_GPIO_GPISR	0xC800400C#define IXP425_GPIO_GPIT1R	0xC8004010#define IXP425_GPIO_GPIT2R	0xC8004014#define IXP425_GPIO_GPCLKR	0xC8004018#define READ_GPIO_REG(addr,val) \		(val) = *((volatile int *)(addr));#define WRITE_GPIO_REG(addr,val) \		*((volatile int *)(addr)) = (val);#endif

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
正在播放亚洲一区| 精品精品国产高清a毛片牛牛 | 欧美系列日韩一区| 美腿丝袜在线亚洲一区| ㊣最新国产の精品bt伙计久久| 91精品国产综合久久福利 | 99re成人精品视频| 精品一区二区三区在线观看国产| 国产精品国产三级国产普通话99| 日韩女优av电影| 欧美色图免费看| 99国产精品99久久久久久| 美女视频黄免费的久久| 亚洲午夜三级在线| 亚洲视频免费观看| 国产精品久久久久四虎| 久久亚洲精品国产精品紫薇| 91精品国产综合久久久久久久 | 亚洲图片激情小说| 国产日韩精品一区| 精品国产成人在线影院| 日韩亚洲欧美一区二区三区| 欧美日韩小视频| 欧美午夜精品一区| 日本精品视频一区二区| 色综合视频在线观看| 99热这里都是精品| 波多野洁衣一区| 成人激情开心网| 国产成人在线影院| 国产精品一区二区久激情瑜伽| 麻豆久久久久久| 免费成人av在线播放| 免费观看一级特黄欧美大片| 婷婷丁香久久五月婷婷| 亚洲成人综合在线| 天堂一区二区在线| 免费xxxx性欧美18vr| 免费人成在线不卡| 精品在线播放免费| 国产一区二区美女| 国产一区二区三区四| 国产高清精品久久久久| 国产一区二区三区久久久| 国产精品99久久不卡二区| 国产精品一区二区在线观看不卡| 国产福利91精品一区二区三区| 成人午夜视频福利| 一本到不卡精品视频在线观看| 日本韩国视频一区二区| 欧美日韩国产经典色站一区二区三区| 欧美美女一区二区三区| 日韩午夜激情免费电影| 国产亚洲人成网站| 亚洲私人黄色宅男| 亚洲图片欧美一区| 久久电影网电视剧免费观看| 国产在线不卡视频| 99re成人精品视频| 69堂精品视频| 久久久久国产精品免费免费搜索| 国产精品素人视频| 夜夜夜精品看看| 蜜臀av亚洲一区中文字幕| 国产精品538一区二区在线| zzijzzij亚洲日本少妇熟睡| 在线日韩一区二区| 日韩视频一区二区三区在线播放| 国产日韩高清在线| 亚洲一区在线看| 加勒比av一区二区| 色成年激情久久综合| 日韩一卡二卡三卡国产欧美| 国产精品女人毛片| 性久久久久久久久久久久| 韩国成人精品a∨在线观看| 99re热视频这里只精品| 制服.丝袜.亚洲.另类.中文| 国产欧美一区二区三区网站| 有码一区二区三区| 国模少妇一区二区三区| 色综合天天性综合| 日韩欧美的一区| 亚洲卡通欧美制服中文| 国内成+人亚洲+欧美+综合在线| 91色九色蝌蚪| 久久精品人人做人人综合| 亚洲激情中文1区| 国产乱对白刺激视频不卡| 在线观看国产日韩| 国产精品素人一区二区| 蜜臀久久99精品久久久画质超高清| 99久久精品免费| 久久久久99精品国产片| 婷婷久久综合九色综合伊人色| 成人av高清在线| 欧美精品一区二区蜜臀亚洲| 亚洲资源中文字幕| 99久久精品国产一区二区三区| 精品精品国产高清a毛片牛牛| 亚洲综合成人在线| 97精品视频在线观看自产线路二| 欧美不卡一二三| 亚洲第一av色| 色哟哟一区二区在线观看| 国产亚洲精久久久久久| 美女精品自拍一二三四| 欧美日韩国产片| 亚洲精品ww久久久久久p站| 成人蜜臀av电影| 久久久久久久综合| 麻豆免费精品视频| 欧美肥妇毛茸茸| 午夜在线成人av| 欧美亚洲国产一区在线观看网站| 国产精品免费丝袜| 国产精品一级黄| 久久综合九色综合久久久精品综合| 午夜欧美2019年伦理| 日本高清免费不卡视频| 亚洲乱码中文字幕| 97精品电影院| 亚洲猫色日本管| 91香蕉视频污| 一区在线观看免费| av福利精品导航| 国产精品成人午夜| 99久久久精品免费观看国产蜜| 欧美国产日韩一二三区| 国产成人午夜高潮毛片| 日本一区二区三区高清不卡| 国产精品白丝jk白祙喷水网站 | 日韩一区二区三区高清免费看看| 亚洲成精国产精品女| 欧美军同video69gay| 亚洲成av人影院| 91精品国产一区二区三区香蕉| 婷婷综合五月天| 欧美一区二区三区在线看| 蜜臀av一区二区| 久久丝袜美腿综合| 国产91精品入口| 亚洲男女一区二区三区| 在线一区二区三区四区五区| 亚洲一卡二卡三卡四卡五卡| 欧美欧美午夜aⅴ在线观看| 欧美aⅴ一区二区三区视频| 精品国产亚洲在线| 高清国产午夜精品久久久久久| 国产精品欧美经典| 91官网在线免费观看| 香蕉成人啪国产精品视频综合网| 欧美一区二区三区在线观看视频| 日本va欧美va瓶| 久久久久久97三级| 一本高清dvd不卡在线观看| 天天综合色天天综合色h| 亚洲精品一区二区三区影院| 成人久久久精品乱码一区二区三区| 亚洲欧美日韩在线播放| 欧美区在线观看| 国产精品亚洲一区二区三区在线| 亚洲欧洲美洲综合色网| 欧美高清性hdvideosex| 精品一二线国产| 亚洲天堂久久久久久久| 欧美日本一区二区三区| 国产乱子轮精品视频| 一区二区三区四区在线免费观看| 欧美精品1区2区| 久久精品二区亚洲w码| 国产精品萝li| 欧美一区二区三区在线电影| 国产成人自拍网| 午夜精品福利一区二区三区蜜桃| 精品成人私密视频| 在线视频一区二区三区| 久久精品国产一区二区| 中文字幕一区二区三| 91精品国产乱| 色综合天天综合网天天看片| 裸体健美xxxx欧美裸体表演| 一区精品在线播放| 日韩欧美一级精品久久| 色中色一区二区| 国产精品正在播放| 一区二区三区在线视频播放| 欧美成人高清电影在线| 91在线视频在线| 国精品**一区二区三区在线蜜桃| 亚洲乱码国产乱码精品精98午夜| 精品国产精品网麻豆系列| 精品视频1区2区3区| 成人精品亚洲人成在线| 麻豆视频一区二区| 亚洲v日本v欧美v久久精品| 国产精品电影一区二区| 久久亚洲私人国产精品va媚药| 欧美精品少妇一区二区三区| 97久久精品人人澡人人爽|