亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? netarm_ser_module.h

?? 友善mini2440嵌入式
?? H
字號:
/* * linux/include/asm-arm/arch-netarm/netarm_ser_module.h * * Copyright (C) 2000 NETsilicon, Inc. * Copyright (C) 2000 Red Hat, Inc. * * This software is copyrighted by Red Hat. LICENSEE agrees that * it will not delete this copyright notice, trademarks or protective * notices from any copy made by LICENSEE. * * This software is provided "AS-IS" and any express or implied * warranties or conditions, including but not limited to any * implied warranties of merchantability and fitness for a particular * purpose regarding this software. In no event shall Red Hat * be liable for any indirect, consequential, or incidental damages, * loss of profits or revenue, loss of use or data, or interruption * of business, whether the alleged damages are labeled in contract, * tort, or indemnity. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. * * author(s) : Joe deBlaquiere *             Clark Williams */#ifndef __NETARM_SER_MODULE_REGISTERS_H#define __NETARM_SER_MODULE_REGISTERS_H#ifndef	__ASSEMBLER__/* (--sub)#include "types.h" *//* serial channel control structure */typedef struct {  u32	ctrl_a;  u32	ctrl_b;  u32	status_a;  u32	bitrate;  u32	fifo;  u32	rx_buf_timer;  u32	rx_char_timer;  u32	rx_match;  u32	rx_match_mask;  u32	ctrl_c;  u32	status_b;  u32	status_c;  u32	fifo_last;  u32	unused[3];} netarm_serial_channel_t;#endif/* SER unit register offsets *//* #ifdef CONFIG_ARCH_NETARM */#define	NETARM_SER_MODULE_BASE		(0xFFD00000)/* #else *//* extern serial_channel_t netarm_dummy_registers[]; *//* #define NETARM_SER_MODULE_BASE		(netarm_dummy_registers) *//* #ifndef NETARM_XTAL_FREQ *//* #define NETARM_XTAL_FREQ                18432000 *//* #endif *//* #endif *//* calculate the sysclk value from the pll setting */#define	NETARM_PLLED_SYSCLK_FREQ	(( NETARM_XTAL_FREQ / 5 ) * \					 ( NETARM_PLL_COUNT_VAL + 3 ))#define get_serial_channel(c) (&(((netarm_serial_channel_t *)NETARM_SER_MODULE_BASE)[c]))#define	NETARM_SER_CH1_CTRL_A		(0x00)#define	NETARM_SER_CH1_CTRL_B		(0x04)#define	NETARM_SER_CH1_STATUS_A		(0x08)#define	NETARM_SER_CH1_BITRATE		(0x0C)#define	NETARM_SER_CH1_FIFO		(0x10)#define	NETARM_SER_CH1_RX_BUF_TMR	(0x14)#define	NETARM_SER_CH1_RX_CHAR_TMR	(0x18)#define	NETARM_SER_CH1_RX_MATCH		(0x1c)#define	NETARM_SER_CH1_RX_MATCH_MASK	(0x20)#define	NETARM_SER_CH1_CTRL_C		(0x24)#define	NETARM_SER_CH1_STATUS_B		(0x28)#define	NETARM_SER_CH1_STATUS_C		(0x2c)#define	NETARM_SER_CH1_FIFO_LAST	(0x30)#define	NETARM_SER_CH2_CTRL_A		(0x40)#define	NETARM_SER_CH2_CTRL_B		(0x44)#define	NETARM_SER_CH2_STATUS_A		(0x48)#define	NETARM_SER_CH2_BITRATE		(0x4C)#define	NETARM_SER_CH2_FIFO		(0x50)#define	NETARM_SER_CH2_RX_BUF_TMR	(0x54)#define	NETARM_SER_CH2_RX_CHAR_TMR	(0x58)#define	NETARM_SER_CH2_RX_MATCH		(0x5c)#define	NETARM_SER_CH2_RX_MATCH_MASK	(0x60)#define	NETARM_SER_CH2_CTRL_C		(0x64)#define	NETARM_SER_CH2_STATUS_B		(0x68)#define	NETARM_SER_CH2_STATUS_C		(0x6c)#define	NETARM_SER_CH2_FIFO_LAST	(0x70)/* select bitfield defintions *//* Control Register A */#define	NETARM_SER_CTLA_ENABLE		(0x80000000)#define	NETARM_SER_CTLA_BRK		(0x40000000)#define	NETARM_SER_CTLA_STICKP		(0x20000000)#define	NETARM_SER_CTLA_P_EVEN		(0x18000000)#define	NETARM_SER_CTLA_P_ODD		(0x08000000)#define	NETARM_SER_CTLA_P_NONE		(0x00000000)/* if you read the errata, you will find that the STOP bits don't work right */#define	NETARM_SER_CTLA_2STOP		(0x00000000)#define	NETARM_SER_CTLA_3STOP		(0x04000000)#define	NETARM_SER_CTLA_5BITS		(0x00000000)#define	NETARM_SER_CTLA_6BITS		(0x01000000)#define	NETARM_SER_CTLA_7BITS		(0x02000000)#define	NETARM_SER_CTLA_8BITS		(0x03000000)#define	NETARM_SER_CTLA_CTSTX		(0x00800000)#define	NETARM_SER_CTLA_RTSRX		(0x00400000)#define	NETARM_SER_CTLA_LOOP_REM	(0x00200000)#define	NETARM_SER_CTLA_LOOP_LOC	(0x00100000)#define	NETARM_SER_CTLA_GPIO2		(0x00080000)#define	NETARM_SER_CTLA_GPIO1		(0x00040000)#define	NETARM_SER_CTLA_DTR_EN		(0x00020000)#define	NETARM_SER_CTLA_RTS_EN		(0x00010000)#define	NETARM_SER_CTLA_IE_RX_BRK	(0x00008000)#define	NETARM_SER_CTLA_IE_RX_FRMERR	(0x00004000)#define	NETARM_SER_CTLA_IE_RX_PARERR	(0x00002000)#define	NETARM_SER_CTLA_IE_RX_OVERRUN	(0x00001000)#define	NETARM_SER_CTLA_IE_RX_RDY	(0x00000800)#define	NETARM_SER_CTLA_IE_RX_HALF	(0x00000400)#define	NETARM_SER_CTLA_IE_RX_FULL	(0x00000200)#define	NETARM_SER_CTLA_IE_RX_DMAEN	(0x00000100)#define	NETARM_SER_CTLA_IE_RX_DCD	(0x00000080)#define	NETARM_SER_CTLA_IE_RX_RI	(0x00000040)#define	NETARM_SER_CTLA_IE_RX_DSR	(0x00000020)#define NETARM_SER_CTLA_IE_RX_ALL	(NETARM_SER_CTLA_IE_RX_BRK \					|NETARM_SER_CTLA_IE_RX_FRMERR \					|NETARM_SER_CTLA_IE_RX_PARERR \					|NETARM_SER_CTLA_IE_RX_OVERRUN \					|NETARM_SER_CTLA_IE_RX_RDY \					|NETARM_SER_CTLA_IE_RX_HALF \					|NETARM_SER_CTLA_IE_RX_FULL \					|NETARM_SER_CTLA_IE_RX_DMAEN \					|NETARM_SER_CTLA_IE_RX_DCD \					|NETARM_SER_CTLA_IE_RX_RI \					|NETARM_SER_CTLA_IE_RX_DSR)#define	NETARM_SER_CTLA_IE_TX_CTS	(0x00000010)#define	NETARM_SER_CTLA_IE_TX_EMPTY	(0x00000008)#define	NETARM_SER_CTLA_IE_TX_HALF	(0x00000004)#define	NETARM_SER_CTLA_IE_TX_FULL	(0x00000002)#define	NETARM_SER_CTLA_IE_TX_DMAEN	(0x00000001)#define NETARM_SER_CTLA_IE_TX_ALL	(NETARM_SER_CTLA_IE_TX_CTS \					|NETARM_SER_CTLA_IE_TX_EMPTY \					|NETARM_SER_CTLA_IE_TX_HALF \					|NETARM_SER_CTLA_IE_TX_FULL \					|NETARM_SER_CTLA_IE_TX_DMAEN)/* Control Register B */#define	NETARM_SER_CTLB_MATCH1_EN	(0x80000000)#define	NETARM_SER_CTLB_MATCH2_EN	(0x40000000)#define	NETARM_SER_CTLB_MATCH3_EN	(0x20000000)#define	NETARM_SER_CTLB_MATCH4_EN	(0x10000000)#define	NETARM_SER_CTLB_RBGT_EN		(0x08000000)#define	NETARM_SER_CTLB_RCGT_EN		(0x04000000)#define	NETARM_SER_CTLB_UART_MODE	(0x00000000)#define	NETARM_SER_CTLB_HDLC_MODE	(0x00100000)#define	NETARM_SER_CTLB_SPI_MAS_MODE	(0x00200000)#define	NETARM_SER_CTLB_SPI_SLV_MODE	(0x00300000)#define	NETARM_SER_CTLB_REV_BIT_ORDER	(0x00080000)#define	NETARM_SER_CTLB_MAM1		(0x00040000)#define	NETARM_SER_CTLB_MAM2		(0x00020000)/* Status Register A */#define	NETARM_SER_STATA_MATCH1		(0x80000000)#define	NETARM_SER_STATA_MATCH2		(0x40000000)#define	NETARM_SER_STATA_MATCH3		(0x20000000)#define	NETARM_SER_STATA_MATCH4		(0x10000000)#define	NETARM_SER_STATA_BGAP		(0x80000000)#define	NETARM_SER_STATA_CGAP		(0x40000000)#define	NETARM_SER_STATA_RX_1B		(0x00100000)#define	NETARM_SER_STATA_RX_2B		(0x00200000)#define	NETARM_SER_STATA_RX_3B		(0x00300000)#define	NETARM_SER_STATA_RX_4B		(0x00000000)/* downshifted values */#define	NETARM_SER_STATA_RXFDB_1BYTES	(0x001)#define	NETARM_SER_STATA_RXFDB_2BYTES	(0x002)#define	NETARM_SER_STATA_RXFDB_3BYTES	(0x003)#define	NETARM_SER_STATA_RXFDB_4BYTES	(0x000)#define	NETARM_SER_STATA_RXFDB_MASK	(0x00300000)#define	NETARM_SER_STATA_RXFDB(x)	(((x) & NETARM_SER_STATA_RXFDB_MASK) \					 >> 20)#define	NETARM_SER_STATA_DCD		(0x00080000)#define	NETARM_SER_STATA_RI		(0x00040000)#define	NETARM_SER_STATA_DSR		(0x00020000)#define	NETARM_SER_STATA_CTS		(0x00010000)#define	NETARM_SER_STATA_RX_BRK		(0x00008000)#define	NETARM_SER_STATA_RX_FRMERR	(0x00004000)#define	NETARM_SER_STATA_RX_PARERR	(0x00002000)#define	NETARM_SER_STATA_RX_OVERRUN	(0x00001000)#define	NETARM_SER_STATA_RX_RDY		(0x00000800)#define	NETARM_SER_STATA_RX_HALF	(0x00000400)#define	NETARM_SER_STATA_RX_CLOSED	(0x00000200)#define	NETARM_SER_STATA_RX_FULL	(0x00000100)#define	NETARM_SER_STATA_RX_DCD		(0x00000080)#define	NETARM_SER_STATA_RX_RI		(0x00000040)#define	NETARM_SER_STATA_RX_DSR		(0x00000020)#define	NETARM_SER_STATA_TX_CTS		(0x00000010)#define	NETARM_SER_STATA_TX_RDY		(0x00000008)#define	NETARM_SER_STATA_TX_HALF	(0x00000004)#define	NETARM_SER_STATA_TX_FULL	(0x00000002)#define	NETARM_SER_STATA_TX_DMAEN	(0x00000001)/* you have to clear all receive signals to get the fifo to move forward */#define NETARM_SER_STATA_CLR_ALL	(NETARM_SER_STATA_RX_BRK | \					 NETARM_SER_STATA_RX_FRMERR | \					 NETARM_SER_STATA_RX_PARERR | \					 NETARM_SER_STATA_RX_OVERRUN | \					 NETARM_SER_STATA_RX_HALF | \					 NETARM_SER_STATA_RX_CLOSED | \					 NETARM_SER_STATA_RX_FULL | \					 NETARM_SER_STATA_RX_DCD | \					 NETARM_SER_STATA_RX_RI | \					 NETARM_SER_STATA_RX_DSR | \					 NETARM_SER_STATA_TX_CTS )/* Bit Rate Registers */#define	NETARM_SER_BR_EN		(0x80000000)#define	NETARM_SER_BR_TMODE		(0x40000000)#define	NETARM_SER_BR_RX_CLK_INT	(0x00000000)#define	NETARM_SER_BR_RX_CLK_EXT	(0x20000000)#define	NETARM_SER_BR_TX_CLK_INT	(0x00000000)#define	NETARM_SER_BR_TX_CLK_EXT	(0x10000000)#define	NETARM_SER_BR_RX_CLK_DRV	(0x08000000)#define	NETARM_SER_BR_TX_CLK_DRV	(0x04000000)#define	NETARM_SER_BR_CLK_EXT_5		(0x00000000)#define	NETARM_SER_BR_CLK_SYSTEM	(0x01000000)#define	NETARM_SER_BR_CLK_OUT1A		(0x02000000)#define	NETARM_SER_BR_CLK_OUT2A		(0x03000000)#define	NETARM_SER_BR_TX_CLK_INV	(0x00800000)#define	NETARM_SER_BR_RX_CLK_INV	(0x00400000)/* complete settings assuming system clock input is 18MHz */#define	NETARM_SER_BR_MASK		(0x000007FF)/* bit rate determined from equation Fbr = Fxtal / [ 10 * ( N + 1 ) ] *//* from section 7.5.4 of HW Ref Guide *//* #ifdef CONFIG_NETARM_PLL_BYPASS */#define	NETARM_SER_BR_X16(x)	( NETARM_SER_BR_EN | 			\				  NETARM_SER_BR_RX_CLK_INT | 		\				  NETARM_SER_BR_TX_CLK_INT | 		\				  NETARM_SER_BR_CLK_EXT_5 | 		\				  ( ( ( ( NETARM_XTAL_FREQ / 		\				          ( x * 10 ) ) - 1 ) /	16 ) & 	\				    NETARM_SER_BR_MASK ) )/*#else#define	NETARM_SER_BR_X16(x)	( NETARM_SER_BR_EN | 			\				  NETARM_SER_BR_RX_CLK_INT | 		\				  NETARM_SER_BR_TX_CLK_INT | 		\				  NETARM_SER_BR_CLK_SYSTEM | 		\				  ( ( ( ( NETARM_PLLED_SYSCLK_FREQ / 		\				          ( x * 2 ) ) - 1 ) /	16 ) & 	\				    NETARM_SER_BR_MASK ) )#endif*//* Receive Buffer Gap Timer */#define	NETARM_SER_RX_GAP_TIMER_EN	(0x80000000)#define	NETARM_SER_RX_GAP_MASK		(0x00003FFF)/* rx gap is a function of bit rate x *//* #ifdef CONFIG_NETARM_PLL_BYPASS */#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 10 * NETARM_XTAL_FREQ ) /	\				        ( x * 5 * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )/*#else#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |			\				  ( ( ( ( 2 * NETARM_PLLED_SYSCLK_FREQ ) /	\				        ( x * 512 ) ) - 1 ) & 			\			              NETARM_SER_RX_GAP_MASK ) )#endif*/#if 0#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 2 * NETARM_PLLED_SYSCLK_FREQ ) /	\				        ( x * 5 * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 10 * NETARM_XTAL_FREQ ) /	\				        ( x * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )#endif#define MIN_BAUD_RATE        600#define MAX_BAUD_RATE     115200/* the default BAUD rate for the BOOTLOADER, there is a separate *//* setting in the serial driver <arch/armnommu/drivers/char/serial-netarm.h> */#define DEFAULT_BAUD_RATE 9600#define NETARM_SER_FIFO_SIZE 32#define MIN_GAP 0#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文天堂在线一区| 亚洲精品高清视频在线观看| 欧美日韩性生活| 精品日韩在线一区| 亚洲国产成人av网| 亚洲电影在线免费观看| 国产精品免费看片| 国产裸体歌舞团一区二区| 99久久国产免费看| 91麻豆精品国产自产在线| 26uuu亚洲综合色欧美| 亚洲欧美视频在线观看视频| 97se亚洲国产综合自在线不卡| 国产一区二区电影| 国产亚洲精品aa| 国产精品888| 91精品国产色综合久久不卡蜜臀 | 成人性生交大片| 欧美日韩中文字幕精品| 日韩二区三区四区| 色婷婷久久久综合中文字幕| 国产亚洲精品aa午夜观看| 美女视频黄a大片欧美| 亚洲欧洲日产国产综合网| 久久99国产精品尤物| 欧美情侣在线播放| 成人av网址在线| 日韩免费视频一区二区| 极品少妇xxxx偷拍精品少妇| 9191久久久久久久久久久| 91精品欧美一区二区三区综合在| 91偷拍与自偷拍精品| 国产一区二区三区观看| 日韩三级高清在线| 免费精品99久久国产综合精品| 欧美日韩精品电影| 婷婷亚洲久悠悠色悠在线播放| 欧美亚洲一区二区在线| 亚洲精品大片www| 欧美日韩在线亚洲一区蜜芽| 一区二区免费看| 欧美日韩电影在线| 精品系列免费在线观看| 国产日韩av一区二区| 成人av在线观| 亚洲午夜久久久久久久久电影网 | 色婷婷久久综合| 亚洲福利一二三区| 91精品国产高清一区二区三区蜜臀| 免费欧美日韩国产三级电影| 日韩视频123| 国产成人aaaa| 亚洲另类色综合网站| 欧美日韩成人综合天天影院 | 一区二区三区在线视频观看| 欧美日韩亚洲综合一区| 美脚の诱脚舐め脚责91| 国产精品久久一卡二卡| 一本大道久久a久久精品综合| 午夜精品久久久久久久久久| 26uuu国产电影一区二区| 不卡的av在线播放| 丝袜亚洲另类欧美综合| 国产欧美中文在线| 91福利社在线观看| 国产一区二区美女| 亚洲电影第三页| 久久久久国产精品麻豆| 91成人网在线| 国产美女视频91| 亚洲国产日韩精品| 欧美韩日一区二区三区| 欧美群妇大交群的观看方式| 粉嫩一区二区三区性色av| 五月天精品一区二区三区| 中文字幕免费一区| 欧美麻豆精品久久久久久| 国产成人精品免费看| 天堂午夜影视日韩欧美一区二区| 久久精品网站免费观看| 91精品国产91久久久久久最新毛片 | 国产精品久久久久久亚洲伦| 欧美日韩二区三区| 91美女片黄在线| 国产精品自拍网站| 日本视频一区二区三区| 亚洲人成在线播放网站岛国| 久久久久久久久久久电影| 777色狠狠一区二区三区| av欧美精品.com| 国产精品18久久久久久vr| 日本中文一区二区三区| 亚洲午夜精品一区二区三区他趣| 日本一区二区三区四区| 337p粉嫩大胆色噜噜噜噜亚洲 | 欧美曰成人黄网| 99久久久无码国产精品| 国产在线不卡一区| 精品一区二区综合| 免费在线观看视频一区| 水蜜桃久久夜色精品一区的特点| 亚洲精品va在线观看| 中文字幕综合网| 成人免费在线观看入口| 国产精品久久久久永久免费观看 | www.久久精品| 成人激情小说乱人伦| 国产91在线看| 成人一区在线看| 99re免费视频精品全部| aaa国产一区| 91在线国产福利| 91丨九色丨国产丨porny| www.久久久久久久久| 91丨porny丨首页| 色综合中文字幕国产| 91豆麻精品91久久久久久| 在线精品视频一区二区三四| 色国产综合视频| 欧美日韩一区二区三区视频| 欧美综合一区二区| 欧美麻豆精品久久久久久| 欧美一级二级三级乱码| 精品国产精品一区二区夜夜嗨| 欧美tickling挠脚心丨vk| 26uuu精品一区二区| 国产日韩欧美一区二区三区乱码 | 欧美影院一区二区| 91精品国产综合久久精品麻豆 | 日韩一区二区精品在线观看| 欧美成人福利视频| 26uuu另类欧美亚洲曰本| 国产精品家庭影院| 亚洲精品国产精品乱码不99| 亚洲成av人在线观看| 毛片不卡一区二区| 成人午夜免费电影| 在线观看免费一区| 26uuu亚洲婷婷狠狠天堂| 国产精品久久777777| 亚洲一区二区三区视频在线| 奇米777欧美一区二区| 国产乱码字幕精品高清av| av不卡一区二区三区| 91精品欧美久久久久久动漫| 久久一日本道色综合| 亚洲欧美精品午睡沙发| 免费人成在线不卡| 99国产麻豆精品| 在线电影院国产精品| 国产午夜精品福利| 亚洲va国产天堂va久久en| 国产乱理伦片在线观看夜一区| 91女神在线视频| 日韩欧美亚洲一区二区| 日韩一区欧美小说| 免费观看91视频大全| 91免费在线看| 久久欧美一区二区| 亚洲成人综合视频| 成人av第一页| 欧美精品一区二区精品网| 亚洲一区二区五区| 国产传媒日韩欧美成人| 欧美日韩美少妇| 亚洲女同女同女同女同女同69| 久久99精品一区二区三区 | 午夜电影一区二区三区| 国产夫妻精品视频| 欧美一区二区三区日韩| 亚洲久草在线视频| 国产不卡免费视频| 精品国产乱码久久久久久老虎| 一区二区三区在线观看视频| 国产精品中文字幕欧美| 91精品国产91久久综合桃花| 一区二区久久久久| 97久久精品人人做人人爽50路| 久久影院午夜论| 激情成人午夜视频| 欧美一区二区在线免费播放| 亚洲自拍都市欧美小说| 99久久国产免费看| 国产精品美女久久久久久久久 | 色综合久久中文综合久久97| 久久精品一二三| 国产一区在线视频| 欧美mv和日韩mv的网站| 三级亚洲高清视频| 欧美精品久久99久久在免费线 | 99热精品国产| 亚洲国产成人一区二区三区| 国产伦精品一区二区三区免费| 日韩欧美国产三级| 免费观看一级特黄欧美大片| 日韩午夜av电影| 老司机午夜精品| 日韩欧美国产午夜精品| 激情欧美一区二区| 久久免费看少妇高潮|