亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? at91rm9200.h

?? 友善mini2440嵌入式
?? H
?? 第 1 頁 / 共 4 頁
字號(hào):
/* * (C) Copyright 2003 * AT91RM9200 definitions * Author : ATMEL AT91 application group * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#ifndef AT91RM9200_H#define AT91RM9200_Htypedef volatile unsigned int AT91_REG;		/* Hardware register definition *//******************************************************************************//*        SOFTWARE API DEFINITION  FOR Timer Counter Channel Interface        *//******************************************************************************/typedef struct _AT91S_TC{	AT91_REG	 TC_CCR; 	/* Channel Control Register */	AT91_REG	 TC_CMR; 	/* Channel Mode Register */	AT91_REG	 Reserved0[2]; 	/*  */	AT91_REG	 TC_CV; 	/* Counter Value */	AT91_REG	 TC_RA; 	/* Register A */	AT91_REG	 TC_RB; 	/* Register B */	AT91_REG	 TC_RC; 	/* Register C */	AT91_REG	 TC_SR; 	/* Status Register */	AT91_REG	 TC_IER; 	/* Interrupt Enable Register */	AT91_REG	 TC_IDR; 	/* Interrupt Disable Register */	AT91_REG	 TC_IMR; 	/* Interrupt Mask Register */} AT91S_TC, *AT91PS_TC;#define AT91C_TC_TIMER_DIV1_CLOCK	((unsigned int) 0x0 <<  0) /* (TC) MCK/2 */#define AT91C_TC_TIMER_DIV2_CLOCK	((unsigned int) 0x1 <<  0) /* (TC) MCK/8 */#define AT91C_TC_TIMER_DIV3_CLOCK	((unsigned int) 0x2 <<  0) /* (TC) MCK/32 */#define AT91C_TC_TIMER_DIV4_CLOCK	((unsigned int) 0x3 <<  0) /* (TC) MCK/128 */#define AT91C_TC_SLOW_CLOCK		((unsigned int) 0x4 <<  0) /* (TC) SLOW CLK */#define AT91C_TC_XC0_CLOCK		((unsigned int) 0x5 <<  0) /* (TC) XC0 */#define AT91C_TC_XC1_CLOCK		((unsigned int) 0x6 <<  0) /* (TC) XC1 */#define AT91C_TC_XC2_CLOCK		((unsigned int) 0x7 <<  0) /* (TC) XC2 */#define AT91C_TCB_TC0XC0S_NONE		((unsigned int) 0x1)       /* (TCB) None signal connected to XC0 */#define AT91C_TCB_TC1XC1S_NONE		((unsigned int) 0x1 <<  2) /* (TCB) None signal connected to XC1 */#define AT91C_TCB_TC2XC2S_NONE		((unsigned int) 0x1 <<  4) /* (TCB) None signal connected to XC2 */#define AT91C_TC_CLKDIS			((unsigned int) 0x1 <<  1) /* (TC) Counter Clock Disable Command */#define AT91C_TC_SWTRG			((unsigned int) 0x1 <<  2) /* (TC) Software Trigger Command */#define AT91C_TC_CLKEN			((unsigned int) 0x1 <<  0) /* (TC) Counter Clock Enable Command *//******************************************************************************//*                  SOFTWARE API DEFINITION  FOR Usart                        *//******************************************************************************/typedef struct _AT91S_USART{	AT91_REG	 US_CR; 	/* Control Register */	AT91_REG	 US_MR; 	/* Mode Register */	AT91_REG	 US_IER; 	/* Interrupt Enable Register */	AT91_REG	 US_IDR; 	/* Interrupt Disable Register */	AT91_REG	 US_IMR; 	/* Interrupt Mask Register */	AT91_REG	 US_CSR; 	/* Channel Status Register */	AT91_REG	 US_RHR; 	/* Receiver Holding Register */	AT91_REG	 US_THR; 	/* Transmitter Holding Register */	AT91_REG	 US_BRGR; 	/* Baud Rate Generator Register */	AT91_REG	 US_RTOR; 	/* Receiver Time-out Register */	AT91_REG	 US_TTGR; 	/* Transmitter Time-guard Register */	AT91_REG	 Reserved0[5]; 	/*  */	AT91_REG	 US_FIDI; 	/* FI_DI_Ratio Register */	AT91_REG	 US_NER; 	/* Nb Errors Register */	AT91_REG	 US_XXR; 	/* XON_XOFF Register */	AT91_REG	 US_IF; 	/* IRDA_FILTER Register */	AT91_REG	 Reserved1[44];	/*  */	AT91_REG	 US_RPR; 	/* Receive Pointer Register */	AT91_REG	 US_RCR; 	/* Receive Counter Register */	AT91_REG	 US_TPR; 	/* Transmit Pointer Register */	AT91_REG	 US_TCR; 	/* Transmit Counter Register */	AT91_REG	 US_RNPR; 	/* Receive Next Pointer Register */	AT91_REG	 US_RNCR; 	/* Receive Next Counter Register */	AT91_REG	 US_TNPR; 	/* Transmit Next Pointer Register */	AT91_REG	 US_TNCR; 	/* Transmit Next Counter Register */	AT91_REG	 US_PTCR; 	/* PDC Transfer Control Register */	AT91_REG	 US_PTSR; 	/* PDC Transfer Status Register */} AT91S_USART, *AT91PS_USART;/******************************************************************************//*          SOFTWARE API DEFINITION  FOR Clock Generator Controler            *//******************************************************************************/typedef struct _AT91S_CKGR{	AT91_REG	 CKGR_MOR; 	/* Main Oscillator Register */	AT91_REG	 CKGR_MCFR; 	/* Main Clock  Frequency Register */	AT91_REG	 CKGR_PLLAR; 	/* PLL A Register */	AT91_REG	 CKGR_PLLBR; 	/* PLL B Register */} AT91S_CKGR, *AT91PS_CKGR;/* -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- */#define AT91C_CKGR_MOSCEN	((unsigned int) 0x1  <<  0)	/* (CKGR) Main Oscillator Enable */#define AT91C_CKGR_OSCTEST	((unsigned int) 0x1  <<  1)	/* (CKGR) Oscillator Test */#define AT91C_CKGR_OSCOUNT	((unsigned int) 0xFF <<  8)	/* (CKGR) Main Oscillator Start-up Time *//* -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- */#define AT91C_CKGR_MAINF	((unsigned int) 0xFFFF <<  0)	/* (CKGR) Main Clock Frequency */#define AT91C_CKGR_MAINRDY	((unsigned int) 0x1 << 16)	/* (CKGR) Main Clock Ready *//* -------- CKGR_PLLAR : (CKGR Offset: 0x8) PLL A Register -------- */#define AT91C_CKGR_DIVA		((unsigned int) 0xFF  <<  0)	/* (CKGR) Divider Selected */#define AT91C_CKGR_DIVA_0	((unsigned int) 0x0)		/* (CKGR) Divider output is 0 */#define AT91C_CKGR_DIVA_BYPASS	((unsigned int) 0x1)		/* (CKGR) Divider is bypassed */#define AT91C_CKGR_PLLACOUNT	((unsigned int) 0x3F  <<  8)	/* (CKGR) PLL A Counter */#define AT91C_CKGR_OUTA		((unsigned int) 0x3   << 14)	/* (CKGR) PLL A Output Frequency Range */#define AT91C_CKGR_OUTA_0	((unsigned int) 0x0   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_1	((unsigned int) 0x1   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_2	((unsigned int) 0x2   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_3	((unsigned int) 0x3   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_MULA		((unsigned int) 0x7FF << 16)	/* (CKGR) PLL A Multiplier */#define AT91C_CKGR_SRCA		((unsigned int) 0x1   << 29)	/* (CKGR) PLL A Source *//* -------- CKGR_PLLBR : (CKGR Offset: 0xc) PLL B Register -------- */#define AT91C_CKGR_DIVB		((unsigned int) 0xFF  <<  0)	/* (CKGR) Divider Selected */#define AT91C_CKGR_DIVB_0	((unsigned int) 0x0)		/* (CKGR) Divider output is 0 */#define AT91C_CKGR_DIVB_BYPASS	((unsigned int) 0x1)		/* (CKGR) Divider is bypassed */#define AT91C_CKGR_PLLBCOUNT	((unsigned int) 0x3F  <<  8)	/* (CKGR) PLL B Counter */#define AT91C_CKGR_OUTB		((unsigned int) 0x3   << 14)	/* (CKGR) PLL B Output Frequency Range */#define AT91C_CKGR_OUTB_0	((unsigned int) 0x0   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_1	((unsigned int) 0x1   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_2	((unsigned int) 0x2   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_3	((unsigned int) 0x3   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_MULB		((unsigned int) 0x7FF << 16)	/* (CKGR) PLL B Multiplier */#define AT91C_CKGR_USB_96M	((unsigned int) 0x1   << 28)	/* (CKGR) Divider for USB Ports */#define AT91C_CKGR_USB_PLL	((unsigned int) 0x1   << 29)	/* (CKGR) PLL Use *//******************************************************************************//*        SOFTWARE API DEFINITION  FOR Parallel Input Output Controler        *//******************************************************************************/typedef struct _AT91S_PIO{	AT91_REG	 PIO_PER; 	/* PIO Enable Register */	AT91_REG	 PIO_PDR; 	/* PIO Disable Register */	AT91_REG	 PIO_PSR; 	/* PIO Status Register */	AT91_REG	 Reserved0[1]; 	/*  */	AT91_REG	 PIO_OER; 	/* Output Enable Register */	AT91_REG	 PIO_ODR; 	/* Output Disable Registerr */	AT91_REG	 PIO_OSR; 	/* Output Status Register */	AT91_REG	 Reserved1[1]; 	/*  */	AT91_REG	 PIO_IFER; 	/* Input Filter Enable Register */	AT91_REG	 PIO_IFDR; 	/* Input Filter Disable Register */	AT91_REG	 PIO_IFSR; 	/* Input Filter Status Register */	AT91_REG	 Reserved2[1]; 	/*  */	AT91_REG	 PIO_SODR; 	/* Set Output Data Register */	AT91_REG	 PIO_CODR; 	/* Clear Output Data Register */	AT91_REG	 PIO_ODSR; 	/* Output Data Status Register */	AT91_REG	 PIO_PDSR; 	/* Pin Data Status Register */	AT91_REG	 PIO_IER; 	/* Interrupt Enable Register */	AT91_REG	 PIO_IDR; 	/* Interrupt Disable Register */	AT91_REG	 PIO_IMR; 	/* Interrupt Mask Register */	AT91_REG	 PIO_ISR; 	/* Interrupt Status Register */	AT91_REG	 PIO_MDER; 	/* Multi-driver Enable Register */	AT91_REG	 PIO_MDDR; 	/* Multi-driver Disable Register */	AT91_REG	 PIO_MDSR; 	/* Multi-driver Status Register */	AT91_REG	 Reserved3[1]; 	/*  */	AT91_REG	 PIO_PPUDR; 	/* Pull-up Disable Register */	AT91_REG	 PIO_PPUER; 	/* Pull-up Enable Register */	AT91_REG	 PIO_PPUSR; 	/* Pad Pull-up Status Register */	AT91_REG	 Reserved4[1]; 	/*  */	AT91_REG	 PIO_ASR; 	/* Select A Register */	AT91_REG	 PIO_BSR; 	/* Select B Register */	AT91_REG	 PIO_ABSR; 	/* AB Select Status Register */	AT91_REG	 Reserved5[9]; 	/*  */	AT91_REG	 PIO_OWER; 	/* Output Write Enable Register */	AT91_REG	 PIO_OWDR; 	/* Output Write Disable Register */	AT91_REG	 PIO_OWSR; 	/* Output Write Status Register */} AT91S_PIO, *AT91PS_PIO;/******************************************************************************//*              SOFTWARE API DEFINITION  FOR Debug Unit                       *//******************************************************************************/typedef struct _AT91S_DBGU{

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色综合久久中文综合久久牛| 久久久91精品国产一区二区精品| 久久久久99精品国产片| 美洲天堂一区二卡三卡四卡视频| 欧美日韩另类国产亚洲欧美一级| 亚洲综合999| 欧美日韩不卡视频| 久久成人羞羞网站| 国产香蕉久久精品综合网| 成人夜色视频网站在线观看| 亚洲天堂网中文字| 欧美日韩一区二区在线观看| 天天色天天操综合| 精品sm在线观看| 成人黄色片在线观看| 亚洲色图视频网站| 555www色欧美视频| 国产成人免费视频网站高清观看视频| 中文字幕av不卡| 欧美性猛交xxxx乱大交退制版 | 成人爱爱电影网址| 亚洲女人的天堂| 欧美精品在线观看播放| 激情伊人五月天久久综合| 国产精品久久久久四虎| 欧美日韩电影在线| 国产成人精品1024| 天天亚洲美女在线视频| 国产日产精品1区| 欧美图片一区二区三区| 极品少妇一区二区三区精品视频| 最新成人av在线| 日韩精品在线一区| 色国产精品一区在线观看| 久久精品国产一区二区三| 亚洲视频在线观看一区| 精品久久久网站| 日本韩国精品一区二区在线观看| 久久99国产精品免费网站| 亚洲精品国产第一综合99久久 | 亚洲老司机在线| 精品国产自在久精品国产| 日本丶国产丶欧美色综合| 国模一区二区三区白浆| 亚洲国产精品一区二区www| 国产欧美1区2区3区| 欧美日韩免费高清一区色橹橹 | 国产乱码一区二区三区| 午夜婷婷国产麻豆精品| 亚洲欧洲av在线| 久久精品欧美日韩精品| 日韩一区二区在线看| 欧美丝袜自拍制服另类| 成人激情小说网站| 国产精品一二二区| 久久机这里只有精品| 天天色综合天天| 亚洲第一福利视频在线| 亚洲视频图片小说| 国产精品视频一二三| 欧美精品一区二| 欧美一区二区三区在线电影| 在线观看不卡视频| 色综合视频在线观看| 不卡av电影在线播放| 国产不卡高清在线观看视频| 九九久久精品视频| 久久91精品国产91久久小草| 日韩和欧美的一区| 日韩精品成人一区二区在线| 五月综合激情网| 舔着乳尖日韩一区| 亚洲电影一区二区| 亚洲午夜精品在线| 五月天亚洲婷婷| 视频一区在线视频| 午夜一区二区三区视频| 亚洲chinese男男1069| 亚洲成在人线免费| 91蝌蚪porny| 午夜精品久久久久久久| 一区二区三区在线观看国产| 国产综合色视频| 国产欧美精品国产国产专区| 日韩欧美第一区| 26uuu另类欧美亚洲曰本| 久久久无码精品亚洲日韩按摩| 精品国产免费人成在线观看| 久久综合久久综合久久综合| 欧美精品一区二区三区很污很色的| 亚洲精品在线观看网站| 国产日韩av一区二区| 中文字幕在线一区免费| 亚洲欧美日韩国产手机在线| 亚洲综合在线免费观看| 天使萌一区二区三区免费观看| 日韩高清不卡在线| 久草精品在线观看| 成人av电影在线| 欧美在线free| 欧美xxxxx牲另类人与| 欧美激情综合五月色丁香| 亚洲欧美日韩中文播放| 日韩国产欧美在线播放| 国产麻豆精品theporn| av午夜一区麻豆| 欧美日本在线看| 久久久午夜精品| 亚洲一区中文日韩| 激情综合一区二区三区| 99国产精品国产精品毛片| 3d动漫精品啪啪1区2区免费| 亚洲精品在线一区二区| 亚洲色图19p| 久久成人av少妇免费| 99麻豆久久久国产精品免费优播| 欧美午夜不卡在线观看免费| 亚洲精品在线观看网站| 亚洲欧美另类图片小说| 美女脱光内衣内裤视频久久影院| 国产盗摄精品一区二区三区在线 | 亚洲丝袜另类动漫二区| 丝袜美腿亚洲色图| 懂色av中文字幕一区二区三区| 色一情一伦一子一伦一区| 日韩女优毛片在线| 一区二区三区美女视频| 精品无码三级在线观看视频 | 欧美日韩国产bt| 国产肉丝袜一区二区| 视频一区在线视频| 91视频国产资源| 26uuu国产日韩综合| 亚洲国产精品天堂| 不卡高清视频专区| 国产视频911| 亚洲va国产天堂va久久en| 国产99久久精品| 欧美成人精品福利| 图片区日韩欧美亚洲| 91丨porny丨首页| 国产欧美一区视频| 久久99精品国产麻豆婷婷洗澡| 色天天综合久久久久综合片| 亚洲国产一区二区三区| 韩国av一区二区| 亚洲色图欧美在线| 欧美视频一区在线| 一区二区免费在线播放| 成人国产精品免费观看视频| 中文字幕在线不卡| 成人天堂资源www在线| 久久久久久久网| 国产成人精品三级| 一区二区三区丝袜| 在线观看一区不卡| 美女国产一区二区三区| 极品美女销魂一区二区三区| 欧美影片第一页| 国产精品毛片久久久久久| 国产精品一区在线| 26uuu精品一区二区在线观看| 免费在线观看日韩欧美| 在线电影国产精品| 五月天激情小说综合| 欧美日韩亚洲综合| 亚洲成人你懂的| 欧美福利一区二区| 五月激情六月综合| 日韩色在线观看| 黄色精品一二区| 久久影院午夜论| 粉嫩一区二区三区性色av| 国产精品三级av在线播放| 国产东北露脸精品视频| 免费看黄色91| 精品国产乱码久久久久久1区2区| 久久国产精品99精品国产| 久久综合一区二区| 国产精品18久久久久| 国产精品亲子乱子伦xxxx裸| av一区二区三区四区| 亚洲国产成人91porn| 日韩一区二区三区在线视频| 久久精品国产一区二区| 国产亚洲一区二区在线观看| 国产jizzjizz一区二区| 亚洲天堂精品在线观看| 欧美疯狂性受xxxxx喷水图片| 麻豆免费精品视频| 中文一区在线播放| 色欧美片视频在线观看| 天堂va蜜桃一区二区三区漫画版| 日韩精品一区二区三区在线播放 | 亚洲精品福利视频网站| 欧美欧美欧美欧美首页| 久久精品国产99久久6| 国产日本一区二区| 欧美日精品一区视频| 国产原创一区二区三区|