亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? def_lpblackfin.h

?? 友善mini2440嵌入式
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* * def_LPBlackfin.h * * This file is subject to the terms and conditions of the GNU Public * License. See the file "COPYING" in the main directory of this archive * for more details. * * Non-GPL License also available as part of VisualDSP++ * * http://www.analog.com/processors/resources/crosscore/visualDspDevSoftware.html * * (c) Copyright 2001-2005 Analog Devices, Inc. All rights reserved * * This file under source code control, please send bugs or changes to: * dsptools.support@analog.com * *//* LP Blackfin CORE REGISTER BIT & ADDRESS DEFINITIONS FOR ADSP-BF532 */#ifndef _DEF_LPBLACKFIN_H#define _DEF_LPBLACKFIN_H/* * #if !defined(__ADSPLPBLACKFIN__) * #warning def_LPBlackfin.h should only be included for 532 compatible chips. * #endif */#define MK_BMSK_( x ) (1<<x)	/* Make a bit mask from a bit position *//* * System Register Bits *//* * ASTAT register *//* definitions of ASTAT bit positions */#define ASTAT_AZ_P		0x00000000	/* Result of last ALU0 or shifter operation is zero */#define ASTAT_AN_P		0x00000001	/* Result of last ALU0 or shifter operation is negative */#define ASTAT_CC_P		0x00000005	/* Condition Code, used for holding comparison results */#define ASTAT_AQ_P		0x00000006	/* Quotient Bit */#define ASTAT_RND_MOD_P		0x00000008	/* Rounding mode, set for biased, clear for unbiased */#define ASTAT_AC0_P		0x0000000C	/* Result of last ALU0 operation generated a carry */#define ASTAT_AC0_COPY_P	0x00000002	/* Result of last ALU0 operation generated a carry */#define ASTAT_AC1_P		0x0000000D	/* Result of last ALU1 operation generated a carry */#define ASTAT_AV0_P		0x00000010	/* Result of last ALU0 or MAC0 operation overflowed, sticky for MAC */#define ASTAT_AV0S_P		0x00000011	/* Sticky version of ASTAT_AV0  */#define ASTAT_AV1_P		0x00000012	/* Result of last MAC1 operation overflowed, sticky for MAC */#define ASTAT_AV1S_P		0x00000013	/* Sticky version of ASTAT_AV1  */#define ASTAT_V_P		0x00000018	/* Result of last ALU0 or MAC0 operation overflowed */#define ASTAT_V_COPY_P		0x00000003	/* Result of last ALU0 or MAC0 operation overflowed */#define ASTAT_VS_P		0x00000019	/* Sticky version of ASTAT_V *//* ** Masks */#define ASTAT_AZ		MK_BMSK_(ASTAT_AZ_P)	/* Result of last ALU0 or shifter operation is zero */#define ASTAT_AN		MK_BMSK_(ASTAT_AN_P)	/* Result of last ALU0 or shifter operation is negative */#define ASTAT_AC0		MK_BMSK_(ASTAT_AC0_P)	/* Result of last ALU0 operation generated a carry */#define ASTAT_AC0_COPY		MK_BMSK_(ASTAT_AC0_COPY_P)	/* Result of last ALU0 operation generated a carry */#define ASTAT_AC1		MK_BMSK_(ASTAT_AC1_P)	/* Result of last ALU0 operation generated a carry */#define ASTAT_AV0		MK_BMSK_(ASTAT_AV0_P)	/* Result of last ALU0 or MAC0 operation overflowed, sticky for MAC */#define ASTAT_AV1		MK_BMSK_(ASTAT_AV1_P)	/* Result of last MAC1 operation overflowed, sticky for MAC */#define ASTAT_CC		MK_BMSK_(ASTAT_CC_P)	/* Condition Code, used for holding comparison results */#define ASTAT_AQ		MK_BMSK_(ASTAT_AQ_P)	/* Quotient Bit */#define ASTAT_RND_MOD		MK_BMSK_(ASTAT_RND_MOD_P)	/* Rounding mode, set for biased, clear for unbiased */#define ASTAT_V			MK_BMSK_(ASTAT_V_P)	/* Overflow Bit */#define ASTAT_V_COPY		MK_BMSK_(ASTAT_V_COPY_P)	/* Overflow Bit *//* * SEQSTAT register *//* ** Bit Positions */#define SEQSTAT_EXCAUSE0_P	0x00000000	/* Last exception cause bit 0 */#define SEQSTAT_EXCAUSE1_P	0x00000001	/* Last exception cause bit 1 */#define SEQSTAT_EXCAUSE2_P	0x00000002	/* Last exception cause bit 2 */#define SEQSTAT_EXCAUSE3_P	0x00000003	/* Last exception cause bit 3 */#define SEQSTAT_EXCAUSE4_P	0x00000004	/* Last exception cause bit 4 */#define SEQSTAT_EXCAUSE5_P	0x00000005	/* Last exception cause bit 5 */#define SEQSTAT_IDLE_REQ_P	0x0000000C	/* Pending idle mode request, set by IDLE instruction */#define SEQSTAT_SFTRESET_P	0x0000000D	/* Indicates whether the last reset was a software reset (=1) */#define SEQSTAT_HWERRCAUSE0_P	0x0000000E	/* Last hw error cause bit 0 */#define SEQSTAT_HWERRCAUSE1_P	0x0000000F	/* Last hw error cause bit 1 */#define SEQSTAT_HWERRCAUSE2_P	0x00000010	/* Last hw error cause bit 2 */#define SEQSTAT_HWERRCAUSE3_P	0x00000011	/* Last hw error cause bit 3 */#define SEQSTAT_HWERRCAUSE4_P	0x00000012	/* Last hw error cause bit 4 */#define SEQSTAT_HWERRCAUSE5_P	0x00000013	/* Last hw error cause bit 5 */#define SEQSTAT_HWERRCAUSE6_P	0x00000014	/* Last hw error cause bit 6 */#define SEQSTAT_HWERRCAUSE7_P	0x00000015	/* Last hw error cause bit 7 *//* ** Masks *//* Exception cause */#define SEQSTAT_EXCAUSE		MK_BMSK_(SEQSTAT_EXCAUSE0_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE1_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE2_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE3_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE4_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE5_P ) | \				0/* Indicates whether the last reset was a software reset (=1) */#define SEQSTAT_SFTRESET	MK_BMSK_(SEQSTAT_SFTRESET_P )/* Last hw error cause */#define SEQSTAT_HWERRCAUSE	MK_BMSK_(SEQSTAT_HWERRCAUSE0_P ) | \				MK_BMSK_(SEQSTAT_HWERRCAUSE1_P ) | \				MK_BMSK_(SEQSTAT_HWERRCAUSE2_P ) | \				MK_BMSK_(SEQSTAT_HWERRCAUSE3_P ) | \				MK_BMSK_(SEQSTAT_HWERRCAUSE4_P ) | \				0/* * SYSCFG register *//* ** Bit Positions */#define SYSCFG_SSSTEP_P		0x00000000	/* Supervisor single step, when set it forces an exception for each instruction executed */#define SYSCFG_CCEN_P		0x00000001	/* Enable cycle counter (=1) */#define SYSCFG_SNEN_P		0x00000002	/* Self nesting Interrupt Enable *//* ** Masks */#define SYSCFG_SSSTEP		MK_BMSK_(SYSCFG_SSSTEP_P)	/* Supervisor single step, when set it forces an exception for each instruction executed */#define SYSCFG_CCEN		MK_BMSK_(SYSCFG_CCEN_P)		/* Enable cycle counter (=1) */#define SYSCFG_SNEN		MK_BMSK_(SYSCFG_SNEN_P		/* Self Nesting Interrupt Enable *//* Backward-compatibility for typos in prior releases */#define SYSCFG_SSSSTEP		SYSCFG_SSSTEP#define SYSCFG_CCCEN		SYSCFG_CCEN/* * Core MMR Register Map *//* Data Cache & SRAM Memory  (0xFFE00000 - 0xFFE00404) */#define SRAM_BASE_ADDRESS	0xFFE00000	/* SRAM Base Address Register */#define DMEM_CONTROL		0xFFE00004	/* Data memory control */#define DCPLB_STATUS		0xFFE00008	/* Data Cache Programmable Look-Aside Buffer Status */#define DCPLB_FAULT_STATUS	0xFFE00008	/* "" (older define) */#define DCPLB_FAULT_ADDR	0xFFE0000C	/* Data Cache Programmable Look-Aside Buffer Fault Address */#define DCPLB_ADDR0		0xFFE00100	/* Data Cache Protection Lookaside Buffer 0 */#define DCPLB_ADDR1		0xFFE00104	/* Data Cache Protection Lookaside Buffer 1 */#define DCPLB_ADDR2		0xFFE00108	/* Data Cache Protection Lookaside Buffer 2 */#define DCPLB_ADDR3		0xFFE0010C	/* Data Cacheability Protection Lookaside Buffer 3 */#define DCPLB_ADDR4		0xFFE00110	/* Data Cacheability Protection Lookaside Buffer 4 */#define DCPLB_ADDR5		0xFFE00114	/* Data Cacheability Protection Lookaside Buffer 5 */#define DCPLB_ADDR6		0xFFE00118	/* Data Cacheability Protection Lookaside Buffer 6 */#define DCPLB_ADDR7		0xFFE0011C	/* Data Cacheability Protection Lookaside Buffer 7 */#define DCPLB_ADDR8		0xFFE00120	/* Data Cacheability Protection Lookaside Buffer 8 */#define DCPLB_ADDR9		0xFFE00124	/* Data Cacheability Protection Lookaside Buffer 9 */#define DCPLB_ADDR10		0xFFE00128	/* Data Cacheability Protection Lookaside Buffer 10 */#define DCPLB_ADDR11		0xFFE0012C	/* Data Cacheability Protection Lookaside Buffer 11 */#define DCPLB_ADDR12		0xFFE00130	/* Data Cacheability Protection Lookaside Buffer 12 */#define DCPLB_ADDR13		0xFFE00134	/* Data Cacheability Protection Lookaside Buffer 13 */#define DCPLB_ADDR14		0xFFE00138	/* Data Cacheability Protection Lookaside Buffer 14 */#define DCPLB_ADDR15		0xFFE0013C	/* Data Cacheability Protection Lookaside Buffer 15 */#define DCPLB_DATA0		0xFFE00200	/* Data Cache 0 Status */#define DCPLB_DATA1		0xFFE00204	/* Data Cache 1 Status */#define DCPLB_DATA2		0xFFE00208	/* Data Cache 2 Status */#define DCPLB_DATA3		0xFFE0020C	/* Data Cache 3 Status */#define DCPLB_DATA4		0xFFE00210	/* Data Cache 4 Status */#define DCPLB_DATA5		0xFFE00214	/* Data Cache 5 Status */#define DCPLB_DATA6		0xFFE00218	/* Data Cache 6 Status */#define DCPLB_DATA7		0xFFE0021C	/* Data Cache 7 Status */#define DCPLB_DATA8		0xFFE00220	/* Data Cache 8 Status */#define DCPLB_DATA9		0xFFE00224	/* Data Cache 9 Status */#define DCPLB_DATA10		0xFFE00228	/* Data Cache 10 Status */#define DCPLB_DATA11		0xFFE0022C	/* Data Cache 11 Status */#define DCPLB_DATA12		0xFFE00230	/* Data Cache 12 Status */#define DCPLB_DATA13		0xFFE00234	/* Data Cache 13 Status */#define DCPLB_DATA14		0xFFE00238	/* Data Cache 14 Status */#define DCPLB_DATA15		0xFFE0023C	/* Data Cache 15 Status */#define DTEST_COMMAND		0xFFE00300	/* Data Test Command Register */#define DTEST_DATA0		0xFFE00400	/* Data Test Data Register */#define DTEST_DATA1		0xFFE00404	/* Data Test Data Register *//* Instruction Cache & SRAM Memory  (0xFFE01004 - 0xFFE01404) */#define IMEM_CONTROL		0xFFE01004	/* Instruction Memory Control */#define ICPLB_STATUS		0xFFE01008	/* Instruction Cache miss status */#define CODE_FAULT_STATUS	0xFFE01008	/* "" (older define) */#define ICPLB_FAULT_ADDR	0xFFE0100C	/* Instruction Cache miss address */#define CODE_FAULT_ADDR		0xFFE0100C	/* "" (older define) */#define ICPLB_ADDR0		0xFFE01100	/* Instruction Cacheability Protection Lookaside Buffer 0 */#define ICPLB_ADDR1		0xFFE01104	/* Instruction Cacheability Protection Lookaside Buffer 1 */#define ICPLB_ADDR2		0xFFE01108	/* Instruction Cacheability Protection Lookaside Buffer 2 */#define ICPLB_ADDR3		0xFFE0110C	/* Instruction Cacheability Protection Lookaside Buffer 3 */#define ICPLB_ADDR4		0xFFE01110	/* Instruction Cacheability Protection Lookaside Buffer 4 */#define ICPLB_ADDR5		0xFFE01114	/* Instruction Cacheability Protection Lookaside Buffer 5 */#define ICPLB_ADDR6		0xFFE01118	/* Instruction Cacheability Protection Lookaside Buffer 6 */#define ICPLB_ADDR7		0xFFE0111C	/* Instruction Cacheability Protection Lookaside Buffer 7 */#define ICPLB_ADDR8		0xFFE01120	/* Instruction Cacheability Protection Lookaside Buffer 8 */#define ICPLB_ADDR9		0xFFE01124	/* Instruction Cacheability Protection Lookaside Buffer 9 */#define ICPLB_ADDR10		0xFFE01128	/* Instruction Cacheability Protection Lookaside Buffer 10 */#define ICPLB_ADDR11		0xFFE0112C	/* Instruction Cacheability Protection Lookaside Buffer 11 */#define ICPLB_ADDR12		0xFFE01130	/* Instruction Cacheability Protection Lookaside Buffer 12 */#define ICPLB_ADDR13		0xFFE01134	/* Instruction Cacheability Protection Lookaside Buffer 13 */#define ICPLB_ADDR14		0xFFE01138	/* Instruction Cacheability Protection Lookaside Buffer 14 */#define ICPLB_ADDR15		0xFFE0113C	/* Instruction Cacheability Protection Lookaside Buffer 15 */#define ICPLB_DATA0		0xFFE01200	/* Instruction Cache 0 Status */#define ICPLB_DATA1		0xFFE01204	/* Instruction Cache 1 Status */#define ICPLB_DATA2		0xFFE01208	/* Instruction Cache 2 Status */#define ICPLB_DATA3		0xFFE0120C	/* Instruction Cache 3 Status */#define ICPLB_DATA4		0xFFE01210	/* Instruction Cache 4 Status */#define ICPLB_DATA5		0xFFE01214	/* Instruction Cache 5 Status */#define ICPLB_DATA6		0xFFE01218	/* Instruction Cache 6 Status */#define ICPLB_DATA7		0xFFE0121C	/* Instruction Cache 7 Status */#define ICPLB_DATA8		0xFFE01220	/* Instruction Cache 8 Status */#define ICPLB_DATA9		0xFFE01224	/* Instruction Cache 9 Status */#define ICPLB_DATA10		0xFFE01228	/* Instruction Cache 10 Status */#define ICPLB_DATA11		0xFFE0122C	/* Instruction Cache 11 Status */#define ICPLB_DATA12		0xFFE01230	/* Instruction Cache 12 Status */#define ICPLB_DATA13		0xFFE01234	/* Instruction Cache 13 Status */#define ICPLB_DATA14		0xFFE01238	/* Instruction Cache 14 Status */#define ICPLB_DATA15		0xFFE0123C	/* Instruction Cache 15 Status */#define ITEST_COMMAND		0xFFE01300	/* Instruction Test Command Register */#define ITEST_DATA0		0xFFE01400	/* Instruction Test Data Register */#define ITEST_DATA1		0xFFE01404	/* Instruction Test Data Register *//* Event/Interrupt Controller Registers (0xFFE02000 - 0xFFE02110) */#define EVT0			0xFFE02000	/* Event Vector 0 ESR Address */#define EVT1			0xFFE02004	/* Event Vector 1 ESR Address */#define EVT2			0xFFE02008	/* Event Vector 2 ESR Address */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品网站一区| 欧美一级国产精品| 久久99国产精品成人| 国产午夜精品美女毛片视频| 7777精品伊人久久久大香线蕉的| 在线观看一区日韩| 91社区在线播放| 成人免费毛片片v| 成人性生交大片免费看中文| 激情av综合网| 精品一区二区精品| 国产一区二区三区最好精华液| 蜜臀av亚洲一区中文字幕| 亚洲成av人片在线| 亚洲午夜免费电影| 亚洲一二三区不卡| 天天av天天翘天天综合网| 亚洲一区电影777| 悠悠色在线精品| 丝袜美腿亚洲一区| 五月综合激情网| 亚洲人成亚洲人成在线观看图片 | 欧美日韩视频专区在线播放| 在线国产电影不卡| 欧美一区二区在线不卡| 欧美成人video| 欧美大尺度电影在线| 国产欧美日韩久久| 国产精品久久免费看| 国产精品福利一区| 亚洲激情中文1区| 日韩福利视频网| 国产一区在线视频| 不卡的av网站| 91久久精品一区二区二区| 日本久久一区二区三区| 91精品久久久久久久久99蜜臂| 欧美一区日韩一区| 欧美大尺度电影在线| 国产精品入口麻豆原神| 亚洲免费看黄网站| 日韩精品久久久久久| 国内成人精品2018免费看| 国产伦理精品不卡| 色爱区综合激月婷婷| 3d成人动漫网站| 337p日本欧洲亚洲大胆精品| 国产精品久久福利| 又紧又大又爽精品一区二区| 精品国产不卡一区二区三区| 亚洲人成网站色在线观看| 亚洲第一主播视频| 成人午夜私人影院| 色婷婷综合久久久久中文一区二区 | 亚洲综合成人在线| 天天做天天摸天天爽国产一区| 国产一区二区三区精品视频| 久久97超碰色| 国产精品视频一二| 亚洲综合色丁香婷婷六月图片| 亚洲不卡一区二区三区| 老司机免费视频一区二区| 成人爱爱电影网址| 91精品蜜臀在线一区尤物| 欧美高清在线精品一区| 亚洲成人tv网| 高清在线观看日韩| 日韩一区二区在线看| 亚洲欧洲精品一区二区三区不卡| 日韩中文字幕区一区有砖一区| jlzzjlzz国产精品久久| 欧美一区二区在线视频| 久久久久国产精品麻豆| 偷偷要91色婷婷| 成人动漫一区二区三区| 久久色视频免费观看| 亚洲综合色区另类av| 免费观看成人鲁鲁鲁鲁鲁视频| 成人高清免费观看| 欧美成人艳星乳罩| 日韩电影在线观看网站| 99久久精品99国产精品| 欧美一级精品大片| 丝袜美腿成人在线| 91美女在线观看| 国产欧美日韩精品a在线观看| 午夜久久久影院| 成人av网站在线观看免费| 久久精品视频免费| 美女一区二区视频| 91精品国产高清一区二区三区| 1024亚洲合集| 国产成人精品综合在线观看| 亚洲精品一区二区三区精华液 | 91精品欧美一区二区三区综合在| 国产精品美女久久久久久久久久久 | 国产日韩欧美综合一区| 日韩精品91亚洲二区在线观看| 91欧美激情一区二区三区成人| 国产精品拍天天在线| 国模娜娜一区二区三区| 91 com成人网| 日韩一区精品字幕| 在线观看网站黄不卡| 一区二区三区成人| 91色porny蝌蚪| 国产精品久久久久影院| 波多野结衣一区二区三区| 久久香蕉国产线看观看99| 国产自产2019最新不卡| 欧美一级高清片在线观看| 丝袜诱惑制服诱惑色一区在线观看 | 精品一区二区在线看| 欧美色图免费看| 亚洲成a人在线观看| 一本色道综合亚洲| 亚洲v中文字幕| 欧美色网站导航| 中文乱码免费一区二区| 97精品久久久午夜一区二区三区 | 麻豆国产欧美日韩综合精品二区| 欧美一级片在线看| 日本强好片久久久久久aaa| 欧美性videosxxxxx| 一区二区三国产精华液| 日本二三区不卡| 日韩电影一区二区三区四区| 欧美精品xxxxbbbb| 亚洲一线二线三线视频| 欧美精品18+| 美女一区二区久久| 欧美激情综合在线| 99精品欧美一区二区蜜桃免费| 久久久久久电影| 97成人超碰视| 亚洲高清视频的网址| 欧美一级高清片| 国产一区在线精品| 国产校园另类小说区| 91浏览器入口在线观看| 一区二区三区在线视频观看58| 91精品免费在线| 国产伦精品一区二区三区免费 | 94-欧美-setu| 日韩理论片在线| 制服丝袜亚洲网站| 精品无人区卡一卡二卡三乱码免费卡| 国产精品免费av| 精品视频123区在线观看| 亚洲激情第一区| 久久蜜桃av一区二区天堂| 精品电影一区二区三区| 91美女蜜桃在线| 日日夜夜精品视频天天综合网| 欧美三级在线播放| 成人一区二区在线观看| 色狠狠色噜噜噜综合网| 日本精品一区二区三区高清 | 欧美日韩亚洲综合| 91麻豆自制传媒国产之光| 成人深夜在线观看| www.在线成人| 99re这里都是精品| 亚洲影视在线播放| 国产剧情一区在线| 丝袜美腿高跟呻吟高潮一区| 91精品国产91久久久久久最新毛片| 另类调教123区| 日韩美女视频一区二区| 7777精品久久久大香线蕉| 精品一区二区在线看| 亚洲精品日韩一| 欧美mv日韩mv| 欧美日韩国产三级| 成人免费av资源| 天天做天天摸天天爽国产一区| 欧美一区二区人人喊爽| 不卡的看片网站| 日本美女一区二区| 亚洲理论在线观看| 国产清纯在线一区二区www| 欧美怡红院视频| 精品影院一区二区久久久| 亚洲精品第一国产综合野| 久久综合999| 欧美三区在线观看| 国内成人免费视频| 亚洲一区二区三区四区在线免费观看 | 不卡av电影在线播放| 婷婷综合在线观看| 国产精品久久三| 欧美日韩国产首页在线观看| 成人激情校园春色| 国内精品自线一区二区三区视频| 日韩高清不卡一区二区| 一区二区三区四区在线| 中文字幕亚洲区| 久久久久国产精品麻豆| 欧美日韩在线亚洲一区蜜芽| 日本韩国欧美在线|