亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? def_lpblackfin.h

?? 友善mini2440嵌入式
?? H
?? 第 1 頁 / 共 2 頁
字號(hào):
/* * def_LPBlackfin.h * * This file is subject to the terms and conditions of the GNU Public * License. See the file "COPYING" in the main directory of this archive * for more details. * * Non-GPL License also available as part of VisualDSP++ * * http://www.analog.com/processors/resources/crosscore/visualDspDevSoftware.html * * (c) Copyright 2001-2005 Analog Devices, Inc. All rights reserved * * This file under source code control, please send bugs or changes to: * dsptools.support@analog.com * *//* LP Blackfin CORE REGISTER BIT & ADDRESS DEFINITIONS FOR ADSP-BF532 */#ifndef _DEF_LPBLACKFIN_H#define _DEF_LPBLACKFIN_H/* * #if !defined(__ADSPLPBLACKFIN__) * #warning def_LPBlackfin.h should only be included for 532 compatible chips. * #endif */#define MK_BMSK_( x ) (1<<x)	/* Make a bit mask from a bit position *//* * System Register Bits *//* * ASTAT register *//* definitions of ASTAT bit positions */#define ASTAT_AZ_P		0x00000000	/* Result of last ALU0 or shifter operation is zero */#define ASTAT_AN_P		0x00000001	/* Result of last ALU0 or shifter operation is negative */#define ASTAT_CC_P		0x00000005	/* Condition Code, used for holding comparison results */#define ASTAT_AQ_P		0x00000006	/* Quotient Bit */#define ASTAT_RND_MOD_P		0x00000008	/* Rounding mode, set for biased, clear for unbiased */#define ASTAT_AC0_P		0x0000000C	/* Result of last ALU0 operation generated a carry */#define ASTAT_AC0_COPY_P	0x00000002	/* Result of last ALU0 operation generated a carry */#define ASTAT_AC1_P		0x0000000D	/* Result of last ALU1 operation generated a carry */#define ASTAT_AV0_P		0x00000010	/* Result of last ALU0 or MAC0 operation overflowed, sticky for MAC */#define ASTAT_AV0S_P		0x00000011	/* Sticky version of ASTAT_AV0  */#define ASTAT_AV1_P		0x00000012	/* Result of last MAC1 operation overflowed, sticky for MAC */#define ASTAT_AV1S_P		0x00000013	/* Sticky version of ASTAT_AV1  */#define ASTAT_V_P		0x00000018	/* Result of last ALU0 or MAC0 operation overflowed */#define ASTAT_V_COPY_P		0x00000003	/* Result of last ALU0 or MAC0 operation overflowed */#define ASTAT_VS_P		0x00000019	/* Sticky version of ASTAT_V *//* ** Masks */#define ASTAT_AZ		MK_BMSK_(ASTAT_AZ_P)	/* Result of last ALU0 or shifter operation is zero */#define ASTAT_AN		MK_BMSK_(ASTAT_AN_P)	/* Result of last ALU0 or shifter operation is negative */#define ASTAT_AC0		MK_BMSK_(ASTAT_AC0_P)	/* Result of last ALU0 operation generated a carry */#define ASTAT_AC0_COPY		MK_BMSK_(ASTAT_AC0_COPY_P)	/* Result of last ALU0 operation generated a carry */#define ASTAT_AC1		MK_BMSK_(ASTAT_AC1_P)	/* Result of last ALU0 operation generated a carry */#define ASTAT_AV0		MK_BMSK_(ASTAT_AV0_P)	/* Result of last ALU0 or MAC0 operation overflowed, sticky for MAC */#define ASTAT_AV1		MK_BMSK_(ASTAT_AV1_P)	/* Result of last MAC1 operation overflowed, sticky for MAC */#define ASTAT_CC		MK_BMSK_(ASTAT_CC_P)	/* Condition Code, used for holding comparison results */#define ASTAT_AQ		MK_BMSK_(ASTAT_AQ_P)	/* Quotient Bit */#define ASTAT_RND_MOD		MK_BMSK_(ASTAT_RND_MOD_P)	/* Rounding mode, set for biased, clear for unbiased */#define ASTAT_V			MK_BMSK_(ASTAT_V_P)	/* Overflow Bit */#define ASTAT_V_COPY		MK_BMSK_(ASTAT_V_COPY_P)	/* Overflow Bit *//* * SEQSTAT register *//* ** Bit Positions */#define SEQSTAT_EXCAUSE0_P	0x00000000	/* Last exception cause bit 0 */#define SEQSTAT_EXCAUSE1_P	0x00000001	/* Last exception cause bit 1 */#define SEQSTAT_EXCAUSE2_P	0x00000002	/* Last exception cause bit 2 */#define SEQSTAT_EXCAUSE3_P	0x00000003	/* Last exception cause bit 3 */#define SEQSTAT_EXCAUSE4_P	0x00000004	/* Last exception cause bit 4 */#define SEQSTAT_EXCAUSE5_P	0x00000005	/* Last exception cause bit 5 */#define SEQSTAT_IDLE_REQ_P	0x0000000C	/* Pending idle mode request, set by IDLE instruction */#define SEQSTAT_SFTRESET_P	0x0000000D	/* Indicates whether the last reset was a software reset (=1) */#define SEQSTAT_HWERRCAUSE0_P	0x0000000E	/* Last hw error cause bit 0 */#define SEQSTAT_HWERRCAUSE1_P	0x0000000F	/* Last hw error cause bit 1 */#define SEQSTAT_HWERRCAUSE2_P	0x00000010	/* Last hw error cause bit 2 */#define SEQSTAT_HWERRCAUSE3_P	0x00000011	/* Last hw error cause bit 3 */#define SEQSTAT_HWERRCAUSE4_P	0x00000012	/* Last hw error cause bit 4 */#define SEQSTAT_HWERRCAUSE5_P	0x00000013	/* Last hw error cause bit 5 */#define SEQSTAT_HWERRCAUSE6_P	0x00000014	/* Last hw error cause bit 6 */#define SEQSTAT_HWERRCAUSE7_P	0x00000015	/* Last hw error cause bit 7 *//* ** Masks *//* Exception cause */#define SEQSTAT_EXCAUSE		MK_BMSK_(SEQSTAT_EXCAUSE0_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE1_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE2_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE3_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE4_P ) | \				MK_BMSK_(SEQSTAT_EXCAUSE5_P ) | \				0/* Indicates whether the last reset was a software reset (=1) */#define SEQSTAT_SFTRESET	MK_BMSK_(SEQSTAT_SFTRESET_P )/* Last hw error cause */#define SEQSTAT_HWERRCAUSE	MK_BMSK_(SEQSTAT_HWERRCAUSE0_P ) | \				MK_BMSK_(SEQSTAT_HWERRCAUSE1_P ) | \				MK_BMSK_(SEQSTAT_HWERRCAUSE2_P ) | \				MK_BMSK_(SEQSTAT_HWERRCAUSE3_P ) | \				MK_BMSK_(SEQSTAT_HWERRCAUSE4_P ) | \				0/* * SYSCFG register *//* ** Bit Positions */#define SYSCFG_SSSTEP_P		0x00000000	/* Supervisor single step, when set it forces an exception for each instruction executed */#define SYSCFG_CCEN_P		0x00000001	/* Enable cycle counter (=1) */#define SYSCFG_SNEN_P		0x00000002	/* Self nesting Interrupt Enable *//* ** Masks */#define SYSCFG_SSSTEP		MK_BMSK_(SYSCFG_SSSTEP_P)	/* Supervisor single step, when set it forces an exception for each instruction executed */#define SYSCFG_CCEN		MK_BMSK_(SYSCFG_CCEN_P)		/* Enable cycle counter (=1) */#define SYSCFG_SNEN		MK_BMSK_(SYSCFG_SNEN_P		/* Self Nesting Interrupt Enable *//* Backward-compatibility for typos in prior releases */#define SYSCFG_SSSSTEP		SYSCFG_SSSTEP#define SYSCFG_CCCEN		SYSCFG_CCEN/* * Core MMR Register Map *//* Data Cache & SRAM Memory  (0xFFE00000 - 0xFFE00404) */#define SRAM_BASE_ADDRESS	0xFFE00000	/* SRAM Base Address Register */#define DMEM_CONTROL		0xFFE00004	/* Data memory control */#define DCPLB_STATUS		0xFFE00008	/* Data Cache Programmable Look-Aside Buffer Status */#define DCPLB_FAULT_STATUS	0xFFE00008	/* "" (older define) */#define DCPLB_FAULT_ADDR	0xFFE0000C	/* Data Cache Programmable Look-Aside Buffer Fault Address */#define DCPLB_ADDR0		0xFFE00100	/* Data Cache Protection Lookaside Buffer 0 */#define DCPLB_ADDR1		0xFFE00104	/* Data Cache Protection Lookaside Buffer 1 */#define DCPLB_ADDR2		0xFFE00108	/* Data Cache Protection Lookaside Buffer 2 */#define DCPLB_ADDR3		0xFFE0010C	/* Data Cacheability Protection Lookaside Buffer 3 */#define DCPLB_ADDR4		0xFFE00110	/* Data Cacheability Protection Lookaside Buffer 4 */#define DCPLB_ADDR5		0xFFE00114	/* Data Cacheability Protection Lookaside Buffer 5 */#define DCPLB_ADDR6		0xFFE00118	/* Data Cacheability Protection Lookaside Buffer 6 */#define DCPLB_ADDR7		0xFFE0011C	/* Data Cacheability Protection Lookaside Buffer 7 */#define DCPLB_ADDR8		0xFFE00120	/* Data Cacheability Protection Lookaside Buffer 8 */#define DCPLB_ADDR9		0xFFE00124	/* Data Cacheability Protection Lookaside Buffer 9 */#define DCPLB_ADDR10		0xFFE00128	/* Data Cacheability Protection Lookaside Buffer 10 */#define DCPLB_ADDR11		0xFFE0012C	/* Data Cacheability Protection Lookaside Buffer 11 */#define DCPLB_ADDR12		0xFFE00130	/* Data Cacheability Protection Lookaside Buffer 12 */#define DCPLB_ADDR13		0xFFE00134	/* Data Cacheability Protection Lookaside Buffer 13 */#define DCPLB_ADDR14		0xFFE00138	/* Data Cacheability Protection Lookaside Buffer 14 */#define DCPLB_ADDR15		0xFFE0013C	/* Data Cacheability Protection Lookaside Buffer 15 */#define DCPLB_DATA0		0xFFE00200	/* Data Cache 0 Status */#define DCPLB_DATA1		0xFFE00204	/* Data Cache 1 Status */#define DCPLB_DATA2		0xFFE00208	/* Data Cache 2 Status */#define DCPLB_DATA3		0xFFE0020C	/* Data Cache 3 Status */#define DCPLB_DATA4		0xFFE00210	/* Data Cache 4 Status */#define DCPLB_DATA5		0xFFE00214	/* Data Cache 5 Status */#define DCPLB_DATA6		0xFFE00218	/* Data Cache 6 Status */#define DCPLB_DATA7		0xFFE0021C	/* Data Cache 7 Status */#define DCPLB_DATA8		0xFFE00220	/* Data Cache 8 Status */#define DCPLB_DATA9		0xFFE00224	/* Data Cache 9 Status */#define DCPLB_DATA10		0xFFE00228	/* Data Cache 10 Status */#define DCPLB_DATA11		0xFFE0022C	/* Data Cache 11 Status */#define DCPLB_DATA12		0xFFE00230	/* Data Cache 12 Status */#define DCPLB_DATA13		0xFFE00234	/* Data Cache 13 Status */#define DCPLB_DATA14		0xFFE00238	/* Data Cache 14 Status */#define DCPLB_DATA15		0xFFE0023C	/* Data Cache 15 Status */#define DTEST_COMMAND		0xFFE00300	/* Data Test Command Register */#define DTEST_DATA0		0xFFE00400	/* Data Test Data Register */#define DTEST_DATA1		0xFFE00404	/* Data Test Data Register *//* Instruction Cache & SRAM Memory  (0xFFE01004 - 0xFFE01404) */#define IMEM_CONTROL		0xFFE01004	/* Instruction Memory Control */#define ICPLB_STATUS		0xFFE01008	/* Instruction Cache miss status */#define CODE_FAULT_STATUS	0xFFE01008	/* "" (older define) */#define ICPLB_FAULT_ADDR	0xFFE0100C	/* Instruction Cache miss address */#define CODE_FAULT_ADDR		0xFFE0100C	/* "" (older define) */#define ICPLB_ADDR0		0xFFE01100	/* Instruction Cacheability Protection Lookaside Buffer 0 */#define ICPLB_ADDR1		0xFFE01104	/* Instruction Cacheability Protection Lookaside Buffer 1 */#define ICPLB_ADDR2		0xFFE01108	/* Instruction Cacheability Protection Lookaside Buffer 2 */#define ICPLB_ADDR3		0xFFE0110C	/* Instruction Cacheability Protection Lookaside Buffer 3 */#define ICPLB_ADDR4		0xFFE01110	/* Instruction Cacheability Protection Lookaside Buffer 4 */#define ICPLB_ADDR5		0xFFE01114	/* Instruction Cacheability Protection Lookaside Buffer 5 */#define ICPLB_ADDR6		0xFFE01118	/* Instruction Cacheability Protection Lookaside Buffer 6 */#define ICPLB_ADDR7		0xFFE0111C	/* Instruction Cacheability Protection Lookaside Buffer 7 */#define ICPLB_ADDR8		0xFFE01120	/* Instruction Cacheability Protection Lookaside Buffer 8 */#define ICPLB_ADDR9		0xFFE01124	/* Instruction Cacheability Protection Lookaside Buffer 9 */#define ICPLB_ADDR10		0xFFE01128	/* Instruction Cacheability Protection Lookaside Buffer 10 */#define ICPLB_ADDR11		0xFFE0112C	/* Instruction Cacheability Protection Lookaside Buffer 11 */#define ICPLB_ADDR12		0xFFE01130	/* Instruction Cacheability Protection Lookaside Buffer 12 */#define ICPLB_ADDR13		0xFFE01134	/* Instruction Cacheability Protection Lookaside Buffer 13 */#define ICPLB_ADDR14		0xFFE01138	/* Instruction Cacheability Protection Lookaside Buffer 14 */#define ICPLB_ADDR15		0xFFE0113C	/* Instruction Cacheability Protection Lookaside Buffer 15 */#define ICPLB_DATA0		0xFFE01200	/* Instruction Cache 0 Status */#define ICPLB_DATA1		0xFFE01204	/* Instruction Cache 1 Status */#define ICPLB_DATA2		0xFFE01208	/* Instruction Cache 2 Status */#define ICPLB_DATA3		0xFFE0120C	/* Instruction Cache 3 Status */#define ICPLB_DATA4		0xFFE01210	/* Instruction Cache 4 Status */#define ICPLB_DATA5		0xFFE01214	/* Instruction Cache 5 Status */#define ICPLB_DATA6		0xFFE01218	/* Instruction Cache 6 Status */#define ICPLB_DATA7		0xFFE0121C	/* Instruction Cache 7 Status */#define ICPLB_DATA8		0xFFE01220	/* Instruction Cache 8 Status */#define ICPLB_DATA9		0xFFE01224	/* Instruction Cache 9 Status */#define ICPLB_DATA10		0xFFE01228	/* Instruction Cache 10 Status */#define ICPLB_DATA11		0xFFE0122C	/* Instruction Cache 11 Status */#define ICPLB_DATA12		0xFFE01230	/* Instruction Cache 12 Status */#define ICPLB_DATA13		0xFFE01234	/* Instruction Cache 13 Status */#define ICPLB_DATA14		0xFFE01238	/* Instruction Cache 14 Status */#define ICPLB_DATA15		0xFFE0123C	/* Instruction Cache 15 Status */#define ITEST_COMMAND		0xFFE01300	/* Instruction Test Command Register */#define ITEST_DATA0		0xFFE01400	/* Instruction Test Data Register */#define ITEST_DATA1		0xFFE01404	/* Instruction Test Data Register *//* Event/Interrupt Controller Registers (0xFFE02000 - 0xFFE02110) */#define EVT0			0xFFE02000	/* Event Vector 0 ESR Address */#define EVT1			0xFFE02004	/* Event Vector 1 ESR Address */#define EVT2			0xFFE02008	/* Event Vector 2 ESR Address */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
水野朝阳av一区二区三区| 欧美中文字幕一区二区三区 | 中文在线资源观看网站视频免费不卡| 成人免费高清在线观看| 丝袜美腿亚洲色图| 国产精品电影院| 久久无码av三级| 欧美精品免费视频| 色悠久久久久综合欧美99| 国产一区二区视频在线| 午夜精品爽啪视频| 《视频一区视频二区| www成人在线观看| 日韩亚洲欧美高清| 欧美视频日韩视频| 色婷婷亚洲婷婷| 成人av小说网| 国产电影一区二区三区| 美女视频黄久久| 视频一区二区不卡| 亚洲国产精品综合小说图片区| 国产精品久久久久久亚洲毛片| 久久亚洲私人国产精品va媚药| 91精品国产色综合久久| 免费成人结看片| 中文字幕的久久| 久久精品一区蜜桃臀影院| 日韩欧美一卡二卡| 欧美一区二区啪啪| 欧美精品一卡二卡| 欧美日韩国产精品成人| 日本道在线观看一区二区| 91蜜桃婷婷狠狠久久综合9色| 福利一区二区在线| 国产99精品国产| 粗大黑人巨茎大战欧美成人| 国产乱理伦片在线观看夜一区| 国产在线视频一区二区| 极品少妇xxxx偷拍精品少妇| 久久不见久久见中文字幕免费| 日韩电影在线一区| 久久99这里只有精品| 蜜臀av性久久久久av蜜臀妖精| 蜜臀国产一区二区三区在线播放| 美女网站色91| 久久99精品一区二区三区| 韩国中文字幕2020精品| 国产成人免费视频精品含羞草妖精| 国产一区二区免费看| 国产美女精品一区二区三区| 韩国成人精品a∨在线观看| 国产福利91精品| 97se亚洲国产综合自在线| 色综合久久中文字幕| 欧美在线观看视频在线| 欧美一级二级三级乱码| 蜜桃视频在线观看一区| 91捆绑美女网站| 在线免费观看不卡av| 成人精品视频.| 精品电影一区二区三区| 久久久午夜精品理论片中文字幕| 欧美一卡二卡三卡四卡| 成人激情校园春色| 国产精品综合二区| 欧美精品一区二区三区一线天视频 | 欧美美女一区二区三区| 一本到不卡精品视频在线观看| 国产精品综合av一区二区国产馆| 日韩激情av在线| 91天堂素人约啪| 欧美狂野另类xxxxoooo| 久久久无码精品亚洲日韩按摩| 国产精品短视频| 午夜精品福利一区二区蜜股av| 精品一区二区综合| 92国产精品观看| 91麻豆精品国产91久久久| 国产午夜精品在线观看| 一区二区三区四区在线| 久久国产免费看| 日本韩国视频一区二区| 日韩你懂的在线播放| 1024成人网| 九一九一国产精品| 色综合一区二区| 2023国产精华国产精品| 亚洲精品日日夜夜| 国产精品一区在线观看乱码| 欧美性色aⅴ视频一区日韩精品| 26uuu精品一区二区在线观看| 日韩理论电影院| 激情国产一区二区| 欧美三级欧美一级| 中文字幕一区二区三区精华液| 日本三级亚洲精品| 91亚洲资源网| 国产亚洲va综合人人澡精品 | 亚洲色图制服诱惑| 国内久久精品视频| 欧美剧在线免费观看网站| 亚洲欧洲精品一区二区精品久久久| 麻豆久久久久久| 欧美日韩精品一区二区天天拍小说| 久久九九国产精品| 蜜桃一区二区三区在线| 欧美综合视频在线观看| 中文字幕精品一区二区精品绿巨人| 日韩福利电影在线观看| 在线日韩国产精品| 国产精品国产精品国产专区不片| 美国欧美日韩国产在线播放| 欧美午夜寂寞影院| 亚洲女同ⅹxx女同tv| 丁香婷婷综合色啪| 久久久久青草大香线综合精品| 日本麻豆一区二区三区视频| 欧美日韩中文一区| 亚洲一级在线观看| 色网站国产精品| 亚洲欧美另类图片小说| xvideos.蜜桃一区二区| 色就色 综合激情| 亚洲国产精品v| 国产精品亚洲午夜一区二区三区 | 国产三级欧美三级日产三级99| 视频一区二区三区中文字幕| 一本一道久久a久久精品| 国产精品日产欧美久久久久| 国产精品2024| 日本一区二区综合亚洲| 国产精品乡下勾搭老头1| 2023国产精品| 国产aⅴ综合色| 中文字幕av一区 二区| 不卡一区中文字幕| 中文字幕亚洲欧美在线不卡| 成人午夜视频网站| 中文字幕一区二区在线观看| aaa亚洲精品| 亚洲欧美国产毛片在线| 日本二三区不卡| 亚洲高清免费在线| 51精品久久久久久久蜜臀| 免费亚洲电影在线| 精品电影一区二区三区| 国产+成+人+亚洲欧洲自线| 国产精品国产三级国产普通话蜜臀| www.日韩av| 一区二区三区四区乱视频| 欧美色综合网站| 日韩av一区二区在线影视| 欧美岛国在线观看| 国产精品18久久久久久久久久久久 | 亚洲一区二区三区视频在线| 欧美色图在线观看| 日韩av中文字幕一区二区| 欧美电影免费观看高清完整版在线 | 成人免费看的视频| 亚洲久草在线视频| 欧美精品xxxxbbbb| 国产在线精品一区二区夜色 | 亚洲一线二线三线视频| 亚洲国产精品t66y| 国产无一区二区| 亚洲色图欧洲色图婷婷| 精品少妇一区二区| 日韩写真欧美这视频| 欧美视频一区二区三区在线观看 | 久久久午夜电影| 欧美大尺度电影在线| 日韩一级成人av| 久久久久久**毛片大全| 99在线热播精品免费| 亚洲综合在线免费观看| 日韩免费视频线观看| 国产精品综合久久| 亚洲电影中文字幕在线观看| 久久综合久久综合久久| 91美女蜜桃在线| 乱一区二区av| 成人免费在线视频观看| 3d成人h动漫网站入口| 国产成人aaaa| 午夜精品久久久久久久久久久| 久久久久久久精| 在线电影国产精品| 成人高清免费观看| 日本午夜精品视频在线观看| 17c精品麻豆一区二区免费| 日韩精品一区二区三区视频| 色94色欧美sute亚洲13| 国产一区欧美一区| 首页综合国产亚洲丝袜| 亚洲欧洲av一区二区三区久久| 欧美一区二区三区四区视频| 91丨九色丨尤物| 国产成人av电影在线观看| 日韩av电影免费观看高清完整版 | 成人av午夜影院|