亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ccm.c

?? 友善mini2440嵌入式
?? C
字號:
/* * (C) Copyright 2001 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <common.h>#include <mpc8xx.h>#include <commproc.h>#include <command.h>/* ------------------------------------------------------------------------- */static long int dram_size (long int, long int *, long int);void can_driver_enable (void);void can_driver_disable (void);int fpga_init(void);/* ------------------------------------------------------------------------- */#define	_NOT_USED_	0xFFFFFFFFconst uint sdram_table[] ={	/*	 * Single Read. (Offset 0 in UPMA RAM)	 */	0x1F0DFC04, 0xEEAFBC04, 0x11AF7C04, 0xEFBAFC00,	0x1FF5FC47, /* last */	/*	 * SDRAM Initialization (offset 5 in UPMA RAM)	 *	 * This is no UPM entry point. The following definition uses	 * the remaining space to establish an initialization	 * sequence, which is executed by a RUN command.	 *	 */		    0x1FF5FC34, 0xEFEABC34, 0x1FB57C35, /* last */	/*	 * Burst Read. (Offset 8 in UPMA RAM)	 */	0x1F0DFC04, 0xEEAFBC04, 0x10AF7C04, 0xF0AFFC00,	0xF0AFFC00, 0xF1AFFC00, 0xEFBAFC00, 0x1FF5FC47, /* last */	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	/*	 * Single Write. (Offset 18 in UPMA RAM)	 */	0x1F0DFC04, 0xEEABBC00, 0x01B27C04, 0x1FF5FC47, /* last */	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	/*	 * Burst Write. (Offset 20 in UPMA RAM)	 */	0x1F0DFC04, 0xEEABBC00, 0x10A77C00, 0xF0AFFC00,	0xF0AFFC00, 0xE1BAFC04, 0x1FF5FC47, /* last */					    _NOT_USED_,	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	/*	 * Refresh  (Offset 30 in UPMA RAM)	 */	0x1FFD7C84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,	0xFFFFFC84, 0xFFFFFC07, /* last */				_NOT_USED_, _NOT_USED_,	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	/*	 * Exception. (Offset 3c in UPMA RAM)	 */	0x7FFFFC07, /* last */		    _NOT_USED_, _NOT_USED_, _NOT_USED_,};/* ------------------------------------------------------------------------- *//* * Check Board Identity: * * Always return 1 (no second DRAM bank since based on TQM8xxL module) */int checkboard (void){    unsigned char *s;    unsigned char buf[64];    s = (getenv_r ("serial#", (char *)&buf, sizeof(buf)) > 0) ? buf : NULL;    puts ("Board: Siemens CCM");    if (s) {	    puts (" (");	    for (; *s; ++s) {		if (*s == ' ')		    break;		putc (*s);	    }	    putc (')');    }    putc ('\n');    return (0);}/* ------------------------------------------------------------------------- *//* * If Power-On-Reset switch off the Red and Green LED: At reset, the * data direction registers are cleared and must therefore be restored. */#define RSR_CSRS	0x08000000int power_on_reset(void){    /* Test Reset Status Register */    return ((volatile immap_t *)CFG_IMMR)->im_clkrst.car_rsr & RSR_CSRS ? 0:1;}#define PB_LED_GREEN	0x10000		/* red LED is on PB.15 */#define PB_LED_RED	0x20000		/* red LED is on PB.14 */#define PB_LEDS		(PB_LED_GREEN | PB_LED_RED);static void init_leds (void){    volatile immap_t *immap  = (immap_t *)CFG_IMMR;    immap->im_cpm.cp_pbpar &= ~PB_LEDS;    immap->im_cpm.cp_pbodr &= ~PB_LEDS;    immap->im_cpm.cp_pbdir |=  PB_LEDS;    /* Check stop reset status */    if (power_on_reset()) {	    immap->im_cpm.cp_pbdat &= ~PB_LEDS;    }}/* ------------------------------------------------------------------------- */long int initdram (int board_type){    volatile immap_t     *immap  = (immap_t *)CFG_IMMR;    volatile memctl8xx_t *memctl = &immap->im_memctl;    long int size8, size9;    long int size = 0;    unsigned long reg;    upmconfig(UPMA, (uint *)sdram_table, sizeof(sdram_table)/sizeof(uint));    /*     * Preliminary prescaler for refresh (depends on number of     * banks): This value is selected for four cycles every 62.4 us     * with two SDRAM banks or four cycles every 31.2 us with one     * bank. It will be adjusted after memory sizing.     */    memctl->memc_mptpr = CFG_MPTPR_2BK_8K;    memctl->memc_mar  = 0x00000088;    /*     * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at     * preliminary addresses - these have to be modified after the     * SDRAM size has been determined.     */    memctl->memc_or2 = CFG_OR2_PRELIM;    memctl->memc_br2 = CFG_BR2_PRELIM;    memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */    udelay(200);    /* perform SDRAM initializsation sequence */    memctl->memc_mcr  = 0x80004105;	/* SDRAM bank 0 */    udelay(1);    memctl->memc_mcr  = 0x80004230;	/* SDRAM bank 0 - execute twice */    udelay(1);    memctl->memc_mamr |= MAMR_PTAE;	/* enable refresh */    udelay (1000);    /*     * Check Bank 0 Memory Size for re-configuration     *     * try 8 column mode     */    size8 = dram_size (CFG_MAMR_8COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);    udelay (1000);    /*     * try 9 column mode     */    size9 = dram_size (CFG_MAMR_9COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);    if (size8 < size9) {		/* leave configuration at 9 columns	*/	size = size9;/*	debug ("SDRAM in 9 column mode: %ld MB\n", size >> 20);	*/    } else {				/* back to 8 columns			*/	size = size8;	memctl->memc_mamr = CFG_MAMR_8COL;	udelay(500);/*	debug ("SDRAM in 8 column mode: %ld MB\n", size >> 20);	*/    }    udelay (1000);    /*     * Adjust refresh rate depending on SDRAM type     * For types > 128 MBit leave it at the current (fast) rate     */    if (size < 0x02000000) {	/* reduce to 15.6 us (62.4 us / quad) */	memctl->memc_mptpr = CFG_MPTPR_2BK_4K;	udelay(1000);    }    /*     * Final mapping     */    memctl->memc_or2 = ((-size) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;    memctl->memc_br2 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;    /* adjust refresh rate depending on SDRAM type, one bank */    reg = memctl->memc_mptpr;    reg >>= 1;	/* reduce to CFG_MPTPR_1BK_8K / _4K */    memctl->memc_mptpr = reg;    can_driver_enable ();    init_leds ();    udelay(10000);    return (size);}/* ------------------------------------------------------------------------- *//* * Warning - both the PUMA load mode and the CAN driver use UPM B, * so make sure only one of both is active. */void can_driver_enable (void){    volatile immap_t     *immap  = (immap_t *)CFG_IMMR;    volatile memctl8xx_t *memctl = &immap->im_memctl;    /* Initialize MBMR */    memctl->memc_mbmr = MBMR_GPL_B4DIS;	/* GPL_B4 ouput line Disable */    /* Initialize UPMB for CAN: single read */    memctl->memc_mdr = 0xFFFFC004;    memctl->memc_mcr = 0x0100 | UPMB;    memctl->memc_mdr = 0x0FFFD004;    memctl->memc_mcr = 0x0101 | UPMB;    memctl->memc_mdr = 0x0FFFC000;    memctl->memc_mcr = 0x0102 | UPMB;    memctl->memc_mdr = 0x3FFFC004;    memctl->memc_mcr = 0x0103 | UPMB;    memctl->memc_mdr = 0xFFFFDC05;    memctl->memc_mcr = 0x0104 | UPMB;    /* Initialize UPMB for CAN: single write */    memctl->memc_mdr = 0xFFFCC004;    memctl->memc_mcr = 0x0118 | UPMB;    memctl->memc_mdr = 0xCFFCD004;    memctl->memc_mcr = 0x0119 | UPMB;    memctl->memc_mdr = 0x0FFCC000;    memctl->memc_mcr = 0x011A | UPMB;    memctl->memc_mdr = 0x7FFCC004;    memctl->memc_mcr = 0x011B | UPMB;    memctl->memc_mdr = 0xFFFDCC05;    memctl->memc_mcr = 0x011C | UPMB;    /* Initialize OR3 / BR3 for CAN Bus Controller */    memctl->memc_or3 = CFG_OR3_CAN;    memctl->memc_br3 = CFG_BR3_CAN;}void can_driver_disable (void){    volatile immap_t     *immap  = (immap_t *)CFG_IMMR;    volatile memctl8xx_t *memctl = &immap->im_memctl;    /* Reset OR3 / BR3 to disable  CAN Bus Controller */    memctl->memc_br3 = 0;    memctl->memc_or3 = 0;    memctl->memc_mbmr = 0;}/* ------------------------------------------------------------------------- *//* * Check memory range for valid RAM. A simple memory test determines * the actually available RAM size between addresses `base' and * `base + maxsize'. Some (not all) hardware errors are detected: * - short between address lines * - short between data lines */static long int dram_size (long int mamr_value, long int *base, long int maxsize){    volatile immap_t     *immap  = (immap_t *)CFG_IMMR;    volatile memctl8xx_t *memctl = &immap->im_memctl;    memctl->memc_mamr = mamr_value;    return (get_ram_size(base, maxsize));}/* ------------------------------------------------------------------------- */#define	ETH_CFG_BITS	(CFG_PB_ETH_CFG1 | CFG_PB_ETH_CFG2  | CFG_PB_ETH_CFG3 )#define ETH_ALL_BITS	(ETH_CFG_BITS | CFG_PB_ETH_POWERDOWN)void	reset_phy(void){	immap_t *immr = (immap_t *)CFG_IMMR;	ulong value;	/* Configure all needed port pins for GPIO */#ifdef CFG_ETH_MDDIS_VALUE	immr->im_ioport.iop_padat |=   CFG_PA_ETH_MDDIS;#else	immr->im_ioport.iop_padat &= ~(CFG_PA_ETH_MDDIS | CFG_PA_ETH_RESET);	/* Set low */#endif	immr->im_ioport.iop_papar &= ~(CFG_PA_ETH_MDDIS | CFG_PA_ETH_RESET);	/* GPIO */	immr->im_ioport.iop_paodr &= ~(CFG_PA_ETH_MDDIS | CFG_PA_ETH_RESET);	/* active output */	immr->im_ioport.iop_padir |=   CFG_PA_ETH_MDDIS | CFG_PA_ETH_RESET;	/* output */	immr->im_cpm.cp_pbpar &= ~(ETH_ALL_BITS);	/* GPIO */	immr->im_cpm.cp_pbodr &= ~(ETH_ALL_BITS);	/* active output */	value  = immr->im_cpm.cp_pbdat;	/* Assert Powerdown and Reset signals */	value |=  CFG_PB_ETH_POWERDOWN;	/* PHY configuration includes MDDIS and CFG1 ... CFG3 */#ifdef CFG_ETH_CFG1_VALUE	value |=   CFG_PB_ETH_CFG1;#else	value &= ~(CFG_PB_ETH_CFG1);#endif#ifdef CFG_ETH_CFG2_VALUE	value |=   CFG_PB_ETH_CFG2;#else	value &= ~(CFG_PB_ETH_CFG2);#endif#ifdef CFG_ETH_CFG3_VALUE	value |=   CFG_PB_ETH_CFG3;#else	value &= ~(CFG_PB_ETH_CFG3);#endif	/* Drive output signals to initial state */	immr->im_cpm.cp_pbdat  = value;	immr->im_cpm.cp_pbdir |= ETH_ALL_BITS;	udelay (10000);	/* De-assert Ethernet Powerdown */	immr->im_cpm.cp_pbdat &= ~(CFG_PB_ETH_POWERDOWN); /* Enable PHY power */	udelay (10000);	/* de-assert RESET signal of PHY */	immr->im_ioport.iop_padat |= CFG_PA_ETH_RESET;	udelay (1000);}int misc_init_r (void){	fpga_init();	return (0);}/* ------------------------------------------------------------------------- */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
午夜伦理一区二区| 中文字幕精品综合| 性久久久久久久久| 欧美日韩国产在线播放网站| 亚洲综合图片区| 欧美亚洲国产一区在线观看网站| 亚洲老司机在线| 欧美视频一区二| 美日韩一区二区三区| 久久综合成人精品亚洲另类欧美 | 欧美国产精品一区| 99久久婷婷国产精品综合| ●精品国产综合乱码久久久久| 色播五月激情综合网| 手机精品视频在线观看| 久久综合99re88久久爱| 成人福利在线看| 亚洲一区二区三区在线看| 日韩一区二区麻豆国产| 成人综合激情网| 亚洲综合男人的天堂| 91麻豆精品久久久久蜜臀| 国内精品视频666| 亚洲精品美腿丝袜| 欧美电影免费观看高清完整版| 东方欧美亚洲色图在线| 亚洲综合久久久| 精品国产99国产精品| 色一区在线观看| 经典三级在线一区| 一区二区三区在线视频免费| 日韩精品一区二区三区四区视频| 97精品国产露脸对白| 日本午夜精品视频在线观看 | 狠狠色狠狠色综合| 亚洲黄色录像片| 久久青草国产手机看片福利盒子| 色综合亚洲欧洲| 国产在线精品免费av| 亚洲伦在线观看| 26uuu色噜噜精品一区二区| 欧美亚洲自拍偷拍| 成人性生交大片免费看中文网站| 天堂久久一区二区三区| 亚洲欧美中日韩| 久久久久久日产精品| 欧美三级视频在线播放| 欧美制服丝袜第一页| 国产精品99久久久久久有的能看| 午夜国产不卡在线观看视频| 国产精品女上位| 精品国产免费人成在线观看| 欧美性猛交xxxxxx富婆| 成人动漫av在线| 国产成人小视频| 久草在线在线精品观看| 五月综合激情婷婷六月色窝| 亚洲欧洲一区二区三区| 欧美激情在线一区二区| 日韩欧美国产综合一区| 欧美老年两性高潮| 欧美中文字幕亚洲一区二区va在线| 国产91精品久久久久久久网曝门| 久久国产尿小便嘘嘘| 日日摸夜夜添夜夜添国产精品| 亚洲综合图片区| 一区二区三区四区亚洲| 国产精品久久毛片av大全日韩| 久久日韩粉嫩一区二区三区| 2014亚洲片线观看视频免费| 日韩一区二区麻豆国产| 欧美一级专区免费大片| 制服视频三区第一页精品| 欧美日韩激情在线| 欧美日韩亚洲不卡| 欧美日本韩国一区二区三区视频| 一本大道综合伊人精品热热| 色系网站成人免费| 91黄色激情网站| 欧美三电影在线| 欧美精品欧美精品系列| 91.com视频| 日韩欧美专区在线| 欧美成人aa大片| 精品国产乱码久久| 久久精品一区蜜桃臀影院| 中文欧美字幕免费| 综合久久久久综合| 一区二区三区精品视频在线| 一个色综合av| 日韩高清不卡一区| 久久精品理论片| 国产黑丝在线一区二区三区| 国产精品系列在线观看| 99久久婷婷国产综合精品| 91高清视频在线| 欧美日韩国产小视频在线观看| 在线不卡免费欧美| 精品99久久久久久| 中文字幕欧美日韩一区| 中文字幕一区二区三区在线不卡| 亚洲视频一区二区在线| 日日摸夜夜添夜夜添亚洲女人| 美女视频网站黄色亚洲| 国产不卡视频一区| 欧美三级电影在线观看| xf在线a精品一区二区视频网站| 国产欧美视频一区二区三区| 亚洲人成精品久久久久久| 天堂蜜桃一区二区三区| 国产河南妇女毛片精品久久久 | 亚洲国产欧美日韩另类综合| 丝袜国产日韩另类美女| 国产麻豆视频一区| 99久久久久久99| 欧美一区二区三区婷婷月色| 国产欧美1区2区3区| 亚洲香肠在线观看| 国产在线视视频有精品| 色一区在线观看| 久久精品免视看| 亚洲成人动漫一区| 成人性视频免费网站| 91精品国产色综合久久久蜜香臀| 久久综合五月天婷婷伊人| 亚洲一区二区三区国产| 国产99久久久国产精品潘金网站| 欧美日韩亚洲综合一区二区三区| 国产欧美日韩在线| 日本在线不卡一区| 一本大道综合伊人精品热热| 久久久蜜桃精品| 日本一道高清亚洲日美韩| 99九九99九九九视频精品| 欧美大片免费久久精品三p| 一区二区三区国产精华| 国产91精品一区二区| 日韩欧美一级在线播放| 夜夜精品视频一区二区 | 菠萝蜜视频在线观看一区| 欧美一卡二卡三卡四卡| 亚洲精品欧美二区三区中文字幕| 极品瑜伽女神91| 欧美精品色一区二区三区| 亚洲视频一二三| 成人午夜精品在线| 久久综合av免费| 精品一区二区三区免费播放 | 日韩欧美电影一二三| 一区av在线播放| 色综合中文字幕国产| 国产偷国产偷精品高清尤物| 美女视频一区二区三区| 欧美一区二区在线观看| 性欧美疯狂xxxxbbbb| 欧美三级电影在线看| 一区二区欧美视频| 一本大道综合伊人精品热热| 亚洲图片欧美激情| 成人av免费网站| 国产精品成人午夜| 成人黄色电影在线 | 欧美日韩在线播放三区四区| 亚洲老司机在线| 色视频一区二区| 亚洲国产三级在线| 在线影视一区二区三区| 亚洲乱码国产乱码精品精98午夜| 色综合中文字幕国产| 一区二区三区四区蜜桃| 色国产综合视频| 亚洲成人三级小说| 在线电影国产精品| 久久精品免费看| 久久久久国产精品免费免费搜索| 国产一区二区三区四区五区入口| 久久亚洲影视婷婷| 成人精品国产一区二区4080 | 亚洲蜜臀av乱码久久精品蜜桃| 91视频精品在这里| 亚洲国产aⅴ天堂久久| 欧美片在线播放| 久久综合综合久久综合| 欧美极品aⅴ影院| 色综合中文字幕国产 | 尤物在线观看一区| 欧美主播一区二区三区| 五月激情综合婷婷| 精品国产免费久久| 99精品欧美一区二区三区小说 | 欧美优质美女网站| 日韩精品成人一区二区在线| 精品国产污污免费网站入口 | 欧美mv和日韩mv国产网站| 懂色av中文字幕一区二区三区| 亚洲视频资源在线| 欧美久久久久久蜜桃| 国产激情视频一区二区三区欧美 | 国产成a人无v码亚洲福利| 1区2区3区欧美|