亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? 220model.v

?? 這是基于s3c2410+uCos的LCD驅動程序源碼
?? V
?? 第 1 頁 / 共 5 頁
字號:
//------------------------------------------------------------------------
//   This Verilog file was developed by Altera Corporation.  It may be freely
// copied and/or distributed at no cost.  Any persons using this file for
// any purpose do so at their own risk, and are responsible for the results
// of such use.  Altera Corporation does not guarantee that this file is
// complete, correct, or fit for any particular purpose.  NO WARRANTY OF
// ANY KIND IS EXPRESSED OR IMPLIED.  This notice must accompany any copy
// of this file.
//------------------------------------------------------------------------
//
//------------------------------------------------------------------------
// LPM Synthesizable Models 
//------------------------------------------------------------------------
// Version 1.3 (lpm 220)  Date 06/23/99
//
// Corrected LPM_FIFO and LPM_FIFO_DC cout and empty/full flags.
// Implemented LPM_COUNTER cin/cout, and LPM_MODULUS is now working.
//
//------------------------------------------------------------------------
// Version 1.2 (lpm 220)  Date 06/16/99
//
// Added LPM_RAM_DP, LPM_RAM_DQ, LPM_IO, LPM_ROM, LPM_FIFO, LPM_FIFO_DC.
// Parameters and ports are added/discarded according to the spec.
//
//------------------------------------------------------------------------
// Version 1.1 (lpm 220)  Date 02/05/99
//
// Added LPM_DIVIDE module.
//
//------------------------------------------------------------------------
// Version 1.0    Date 07/09/97
//
//------------------------------------------------------------------------
// Excluded Functions:
//
//  LPM_FSM and LPM_TTABLE.
//
//------------------------------------------------------------------------
// Assumptions:
//
// 1. LPM_SVALUE, LPM_AVALUE, LPM_MODULUS, and LPM_NUMWORDS,
//    LPM_STRENGTH, LPM_DIRECTION, and LPM_PVALUE  default value is
//    string UNUSED.
//
//------------------------------------------------------------------------
// Verilog Language Issues:
//
// Two dimensional ports are not supported. Modules with two dimensional
// ports are implemented as one dimensional signal of (LPM_SIZE * LPM_WIDTH)
// bits wide.
//
//------------------------------------------------------------------------
// Synthesis Issues:
// 
// 1. LPM_COUNTER 
//
// Currently synthesis tools do not allow mixing of level and edge
// sensetive signals. To overcome that problem the "data" signal is
// removed from the clock always block of lpm_counter, however the
// synthesis result is accurate. For correct simulation add the "data"
// pin to the sensetivity list as follows:
//
//  always @( posedge clock or posedge aclr or posedge aset or 
//      posedge aload  or data)
//------------------------------------------------------------------------
// Modification History:
//
//------------------------------------------------------------------------

module lpm_constant ( result ) ;

  parameter lpm_type = "lpm_constant" ;
  parameter lpm_width = 1 ;
  parameter lpm_cvalue = 0 ;
  parameter lpm_strength = "UNUSED";
  parameter lpm_hint = "UNUSED" ;

  output [lpm_width-1:0] result ;

  assign result = lpm_cvalue ;

endmodule // lpm_constant

//------------------------------------------------------------------------

module lpm_inv ( result, data ) ;

  parameter lpm_type = "lpm_inv" ;
  parameter lpm_width = 1 ;
  parameter lpm_hint = "UNUSED" ;

  input  [lpm_width-1:0] data ;
  output [lpm_width-1:0] result ;

  reg    [lpm_width-1:0] result ;

  always @(data)
	begin
	  result = ~data ;
	end

endmodule // lpm_inv

//------------------------------------------------------------------------

module lpm_and ( result, data ) ;

  parameter lpm_type = "lpm_and" ;
  parameter lpm_width = 1 ;
  parameter lpm_size = 1 ;
  parameter lpm_hint = "UNUSED" ;

  input  [(lpm_size * lpm_width)-1:0] data;
  output [lpm_width-1:0] result ;

  reg    [lpm_width-1:0] result ;
  integer i, j, k;

  always @(data)
	begin
	for ( i=0; i<lpm_width; i=i+1)
	begin
		result[i] = data[i];
		for ( j=1; j<lpm_size; j=j+1)
		begin
			k = j * lpm_width + i;
			result[i] = result[i] & data[k];
		end
	end
	end

endmodule // lpm_and

//------------------------------------------------------------------------

module lpm_or ( result, data ) ;

  parameter lpm_type = "lpm_and" ;
  parameter lpm_width = 1 ;
  parameter lpm_size = 1 ;
  parameter lpm_hint  = "UNUSED" ;

  input  [(lpm_size * lpm_width)-1:0] data;
  output [lpm_width-1:0] result ;

  reg    [lpm_width-1:0] result ;
  integer i, j, k;

  always @(data)
	begin
	for ( i=0; i<lpm_width; i=i+1)
	begin
		result[i] = data[i];
		for ( j=1; j<lpm_size; j=j+1)
		begin
			k = j * lpm_width + i;
			result[i] = result[i] | data[k];
		end
	end
	end

endmodule // lpm_or

//------------------------------------------------------------------------

module lpm_xor ( result, data ) ;

  parameter lpm_type = "lpm_xor" ;
  parameter lpm_width = 1 ;
  parameter lpm_size = 1 ;
  parameter lpm_hint  = "UNUSED" ;

  input  [(lpm_size * lpm_width)-1:0] data;
  output [lpm_width-1:0] result ;

  reg    [lpm_width-1:0] result ;
  integer i, j, k;

  always @(data)
	begin
	for ( i=0; i<lpm_width; i=i+1)
	begin
		result[i] = data[i];
		for ( j=1; j<lpm_size; j=j+1)
		begin
			k = j * lpm_width + i;
			result[i] = result[i] ^ data[k];
		end
	end
	end

endmodule // lpm_xor

//------------------------------------------------------------------------

module lpm_bustri ( result, tridata, data, enabledt, enabletr ) ;

  parameter lpm_type = "lpm_bustri" ;
  parameter lpm_width = 1 ;
  parameter lpm_hint = "UNUSED" ;

  input  [lpm_width-1:0] data ;
  input  enabletr ;
  input  enabledt ;
  output [lpm_width-1:0] result ;
  inout  [lpm_width-1:0] tridata ;

  reg    [lpm_width-1:0] result ;
  reg  [lpm_width-1:0] tmp_tridata ;

  always @(data or tridata or enabletr or enabledt)
	begin
	if (enabledt == 0 && enabletr == 1)
	   begin
		result = tridata;
		tmp_tridata = 'bz;
	   end
		else
	if (enabledt == 1 && enabletr == 0)
		begin
		result = 'bz;
		tmp_tridata = data;
		end
	else
	if (enabledt == 1 && enabletr == 1)
		begin
		result = data;
		tmp_tridata = data;
		end
	else
		begin
		result = 'bz;
		tmp_tridata = 'bz;
		end
	end

  assign tridata = tmp_tridata;

endmodule // lpm_bustri

//------------------------------------------------------------------------

module lpm_mux ( result, clock, clken, data, aclr, sel ) ;

  parameter lpm_type = "lpm_mux" ;
  parameter lpm_width =1 ;
  parameter lpm_size =1 ;
  parameter lpm_widths = 1;
  parameter lpm_pipeline = 0;
  parameter lpm_hint  = "UNUSED" ;

  input  [(lpm_size * lpm_width)-1:0] data;
  input aclr;
  input clock;
  input clken;
  input [lpm_widths-1:0] sel;
  output [lpm_width-1:0] result ;

  integer i, j, m, n;
  reg   [lpm_width-1:0] tmp_result;
  reg   [lpm_width-1:0] tmp_result2 [lpm_pipeline:0];

  always @(data or sel)
	begin
	tmp_result = 0;
	for (m=0; m<lpm_width; m=m+1)
	begin
		n = sel * lpm_width + m;
		tmp_result[m] = data[n];
	end
	end

	always @(posedge clock or posedge aclr)
	begin
		if (aclr)
			begin
				for(i = 0; i <= lpm_pipeline; i = i + 1)
						tmp_result2[i] = 'b0 ;
			end
		else if (clken == 1)
		begin
			tmp_result2[lpm_pipeline] = tmp_result ;
			for(j = 0; j < lpm_pipeline; j = j +1)
					tmp_result2[j] = tmp_result2[j+1] ;
		end
	  end

  assign result = (lpm_pipeline > 0) ? tmp_result2[0] : tmp_result;
endmodule // lpm_mux

//------------------------------------------------------------------------

module lpm_decode ( eq, data, enable, clock, clken, aclr) ;

  parameter lpm_type = "lpm_decode" ;
  parameter lpm_width = 1 ;
  parameter lpm_decodes = 1 << lpm_width ;
  parameter lpm_pipeline = 0 ;
  parameter lpm_hint = "UNUSED" ;

  input  [lpm_width-1:0] data ;
  input  enable ;
  input  clock ;
  input  clken;
  input  aclr ;
  output [lpm_decodes-1:0] eq ;

  reg    [lpm_decodes-1:0] tmp_eq2 [lpm_pipeline:0] ;
  reg    [lpm_decodes-1:0] tmp_eq;
  integer i, j;


  always @( data or enable)
	begin
	tmp_eq = 0;
	if (enable)
			begin
				if( (data < lpm_decodes))
					begin
						tmp_eq[data] = 1'b1 ;
					end else
			tmp_eq = 0;
		end
	end
 
	always @(posedge clock or posedge aclr)
	begin
		if (aclr)
			begin 
				for(i = 0; i <= lpm_pipeline; i = i + 1)
					tmp_eq2[i] = 'b0 ;
			end
	else if (clken == 1) 
	begin
		tmp_eq2[lpm_pipeline] = tmp_eq ;
		for(j = 0; j < lpm_pipeline; j = j +1)
			tmp_eq2[j] = tmp_eq2[j+1] ;
	end
	  end

  assign eq = (lpm_pipeline > 0) ? tmp_eq2[0] : tmp_eq;

endmodule // lpm_decode

//------------------------------------------------------------------------

module lpm_clshift ( result, overflow,
		underflow, data,
		direction, distance) ;

  parameter lpm_type        = "lpm_clshift" ;
  parameter lpm_width       = 1 ;
  parameter lpm_widthdist   = 1 ;
  parameter lpm_shifttype   = "LOGICAL" ;
  parameter lpm_hint = "UNUSED" ;

  input  [lpm_width-1:0] data ;
  input  [lpm_widthdist-1:0] distance ;
  input  direction ;
  output [lpm_width-1:0] result;
  output overflow ;
  output underflow;

  reg    [lpm_width-1:0] ONES ;
  reg    [lpm_width-1:0] result ;
  reg    overflow, underflow;
  integer i;

//---------------------------------------------------------------//
  function [lpm_width+1:0] LogicShift ;
	input [lpm_width-1:0] data ;
	input [lpm_widthdist-1:0] dist ;
	input direction ;
	reg   [lpm_width-1:0] tmp_buf ;
	reg   overflow, underflow ;
	
	begin
	  tmp_buf = data ;
	  overflow = 1'b0 ;
	  underflow = 1'b0 ;
	  if((direction) && (dist > 0)) // shift right
		begin
			tmp_buf = data >> dist ;
			if((data != 0 ) && ((dist >= lpm_width) || (tmp_buf == 0) ))
				underflow = 1'b1;
		end
	  else if (dist > 0) // shift left
		begin
			tmp_buf = data << dist ;
			if((data != 0) && ((dist >= lpm_width)
				|| ((data >> (lpm_width-dist)) != 0)))
				overflow = 1'b1;
		end
	  LogicShift = {overflow,underflow,tmp_buf[lpm_width-1:0]} ;
	end
  endfunction

//---------------------------------------------------------------//
  function [lpm_width+1:0] ArithShift ;
	input [lpm_width-1:0] data ;
	input [lpm_widthdist-1:0] dist ;
	input direction ;
	reg   [lpm_width-1:0] tmp_buf ;
	reg   overflow, underflow ;
	begin
	  tmp_buf = data ;
	  overflow = 1'b0 ;
	  underflow = 1'b0 ;

	  if(direction && (dist > 0))   // shift right
		begin
			if(data[lpm_width-1] == 0) // positive number
			  begin
				tmp_buf = data >> dist ;
				if((data != 0) && ((dist >= lpm_width) || (tmp_buf == 0)))
					underflow = 1'b1 ;
			  end
			else // negative number
			  begin
				tmp_buf = (data >> dist) | (ONES << (lpm_width - dist)) ;
				if((data != ONES) && ((dist >= lpm_width-1) || (tmp_buf == ONES)))
					underflow = 1'b1 ;
			  end
		end
	  else if(dist > 0) // shift left
		begin
			tmp_buf = data << dist ;
			if(data[lpm_width-1] == 0) // positive number
			  begin
				if((data != 0) && ((dist >= lpm_width-1) 
				|| ((data >> (lpm_width-dist-1)) != 0)))
					overflow = 1'b1;
			  end
			else // negative number
			  begin
				if((data != ONES) 
				&& ((dist >= lpm_width) 
				 ||(((data >> (lpm_width-dist-1))|(ONES << (dist+1))) != ONES)))
					overflow = 1'b1;
			  end
		end
	  ArithShift = {overflow,underflow,tmp_buf[lpm_width-1:0]} ;
	end
  endfunction

//---------------------------------------------------------------//
  function [lpm_width-1:0] RotateShift ;
	input [lpm_width-1:0] data ;
	input [lpm_widthdist-1:0] dist ;
	input direction ;
	reg   [lpm_width-1:0] tmp_buf ;
	begin
	  tmp_buf = data ;
	  if((direction) && (dist > 0)) // shift right
		begin
			tmp_buf = (data >> dist) | (data << (lpm_width - dist)) ;
		end
	  else if (dist > 0) // shift left
		begin
			tmp_buf = (data << dist) | (data >> (lpm_width - dist)) ;
		end
	  RotateShift = tmp_buf[lpm_width-1:0] ;
	end
  endfunction
//---------------------------------------------------------------//

  initial
  begin
	for(i=0; i < lpm_width; i=i+1)
			ONES[i] = 1'b1 ;
  end

  always @(data or direction or distance)
	begin
		  // lpm_shifttype is optional and default to LOGICAL
		if ((lpm_shifttype == "LOGICAL") )
		  begin
				  {overflow,underflow,result} = LogicShift(data,distance,direction);
		  end
		else if (lpm_shifttype == "ARITHMETIC")
		  begin
					{overflow,underflow,result} = ArithShift(data,distance,direction);
		  end
		else if (lpm_shifttype == "ROTATE")
		  begin
					result = RotateShift(data, distance, direction) ;
			overflow = 1'b0;
			underflow = 1'b0;
		  end
		else
		  begin
					result = 'bx ;
			overflow = 1'b0;
			underflow = 1'b0;
		  end
 
	end

endmodule // lpm_clshift

//------------------------------------------------------------------------

module lpm_add_sub (  result, cout, overflow,
		add_sub, cin, dataa, datab, clock, clken, aclr ) ;

  parameter lpm_type = "lpm_add_sub" ;
  parameter lpm_width = 1 ;
  parameter lpm_direction  = "UNUSED" ;
  parameter lpm_representation = "UNSIGNED" ;
  parameter lpm_pipeline = 0 ;
  parameter lpm_hint = "UNUSED" ;

  input  [lpm_width-1:0] dataa, datab ;
  input  add_sub, cin ;
  input  clock ;
  input  clken;
  input  aclr ;
  output [lpm_width-1:0] result ;
  output cout, overflow ;

  reg  [lpm_width-1:0] tmp_result ;
  reg  [lpm_width-1:0] tmp_result2 [lpm_pipeline:0] ;
  reg  [lpm_pipeline:0] tmp_cout2 ;
  reg  [lpm_pipeline:0] tmp_overflow2 ;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩免费视频一区二区| 狠狠色狠狠色综合| 波多野结衣精品在线| 日韩视频123| 蜜桃视频在线一区| 欧美一区二区啪啪| 美女视频黄久久| 91精品国产91热久久久做人人 | 欧美老肥妇做.爰bbww| 国产日本欧洲亚洲| 欧美日韩一二三| 95精品视频在线| 国产不卡视频一区| 日韩毛片一二三区| 精品国产三级电影在线观看| 欧美最猛性xxxxx直播| 国产黄色精品网站| 蜜臀av一级做a爰片久久| 亚洲免费在线电影| 成人欧美一区二区三区在线播放| 日韩一区二区精品葵司在线| 91久久国产综合久久| 91无套直看片红桃| 成人免费av网站| 色婷婷激情综合| 亚洲精品国产a久久久久久| 欧美日韩黄视频| 春色校园综合激情亚洲| 日韩和欧美的一区| 亚洲欧洲日韩在线| 精品国产伦一区二区三区观看体验| 国产福利一区二区三区| 免费观看在线色综合| 国产精品久久久久久一区二区三区 | 国产精品蜜臀在线观看| 欧美区在线观看| 91香蕉视频黄| 成a人片亚洲日本久久| 九九九久久久精品| 天天av天天翘天天综合网色鬼国产| 国产欧美1区2区3区| 精品久久久久久久久久久久久久久久久| 国产宾馆实践打屁股91| 日韩精品成人一区二区三区| 亚洲欧美激情小说另类| 国产调教视频一区| 久久精品日韩一区二区三区| 欧美va日韩va| 日韩欧美电影在线| 日韩你懂的在线观看| 中文欧美字幕免费| 久久色视频免费观看| 91久久线看在观草草青青| 天天影视涩香欲综合网| www激情久久| 国产乱码字幕精品高清av| 日本aⅴ精品一区二区三区 | 在线影院国内精品| av不卡在线播放| 色综合天天综合| 色综合色综合色综合色综合色综合| jlzzjlzz亚洲女人18| 97久久超碰国产精品| 欧美午夜宅男影院| 日韩一级在线观看| 欧美电视剧在线观看完整版| 久久精品夜色噜噜亚洲a∨| 亚洲国产岛国毛片在线| 亚洲综合偷拍欧美一区色| 亚洲综合在线免费观看| 免费人成精品欧美精品| 国产麻豆成人精品| 色综合久久久久久久久| 在线成人免费视频| 欧美极品美女视频| 亚洲福利一区二区| 国产乱一区二区| 欧美欧美欧美欧美| 日本一区二区三区高清不卡| 亚洲成人自拍偷拍| 成人一区二区视频| 欧美一级日韩免费不卡| 日韩一区在线看| 风间由美一区二区av101 | 国产精品自拍三区| 欧美日韩综合不卡| 中文字幕一区二区三区视频 | 免费的国产精品| 日本乱人伦aⅴ精品| 国产女主播在线一区二区| 日韩1区2区3区| 91福利在线看| 亚洲精品国久久99热| 丁香一区二区三区| 久久中文字幕电影| 久热成人在线视频| 精品国产青草久久久久福利| 亚洲6080在线| 欧美精品第1页| 亚洲成人免费看| 欧美三级视频在线观看| 日韩毛片高清在线播放| 99视频有精品| 亚洲精品成人少妇| 欧美日韩一区国产| 麻豆视频一区二区| 久久综合丝袜日本网| 国产精品一区二区三区99| 国产拍欧美日韩视频二区| 9久草视频在线视频精品| 亚洲欧洲性图库| 欧美午夜宅男影院| 麻豆成人91精品二区三区| 久久久噜噜噜久久人人看 | 一区二区三区在线免费视频| 欧美吞精做爰啪啪高潮| 日韩精品免费专区| wwwwww.欧美系列| 色噜噜偷拍精品综合在线| 午夜激情久久久| 欧美高清在线一区二区| 91福利在线导航| 国产精品77777竹菊影视小说| 亚洲欧洲av色图| 日韩欧美国产不卡| 色国产精品一区在线观看| 麻豆国产精品777777在线| 中文成人av在线| 日韩欧美久久一区| 91在线观看高清| 国产在线一区观看| 日本少妇一区二区| 中文字幕欧美日韩一区| 91精品国产aⅴ一区二区| 91亚洲精品一区二区乱码| 麻豆一区二区三区| 亚洲18色成人| 亚洲欧美激情视频在线观看一区二区三区| 色婷婷综合久久久久中文一区二区| 国产一区二区三区在线观看免费视频| 亚洲成人1区2区| 亚洲女同一区二区| 蜜臀av在线播放一区二区三区| 亚洲丝袜制服诱惑| 中文字幕欧美日本乱码一线二线| 日韩一区二区不卡| 日韩欧美国产系列| 精品国产免费人成在线观看| 欧美日韩国产免费一区二区 | 亚洲成人午夜影院| 亚洲一区二区三区视频在线播放 | 国产乱国产乱300精品| 久草热8精品视频在线观看| 偷偷要91色婷婷| 日本欧美韩国一区三区| 视频一区中文字幕| 午夜精品久久久久久久久| 日韩精品一二区| 秋霞国产午夜精品免费视频| 免费高清成人在线| 国产成人鲁色资源国产91色综| 99这里只有精品| 欧美日韩精品电影| 日韩综合一区二区| 看国产成人h片视频| 福利一区福利二区| 91搞黄在线观看| 精品国产三级a在线观看| 国产精品高清亚洲| 日本不卡一区二区| 国产酒店精品激情| 欧日韩精品视频| 国产日本欧美一区二区| 亚洲午夜精品在线| 国产精品影视天天线| 欧美日韩日本视频| 国产精品久久久久久一区二区三区| 性久久久久久久| 91社区在线播放| 欧美国产日韩精品免费观看| 丝瓜av网站精品一区二区| 99久久精品免费看| 日韩欧美国产1| 日韩精品欧美精品| 91成人在线观看喷潮| 国产女主播一区| 精品一区二区免费视频| 欧美日韩精品一区二区在线播放| 中文字幕av一区 二区| 免费成人结看片| 欧美色图在线观看| 一区二区三区在线观看欧美| 国产一区视频导航| 国产乱国产乱300精品| 综合色中文字幕| 成人午夜又粗又硬又大| 亚洲一区二区四区蜜桃| 久久久久久综合| 欧美挠脚心视频网站| 成人国产精品免费观看视频|