亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? 210mem.v

?? 這是基于s3c2410+uCos的LCD驅(qū)動程序源碼
?? V
?? 第 1 頁 / 共 2 頁
字號:
//------------------------------------------------------------------------
//   This Verilog file was developed by Altera Corporation.  It may be freely
// copied and/or distributed at no cost.  Any persons using this file for
// any purpose do so at their own risk, and are responsible for the results
// of such use.  Altera Corporation does not guarantee that this file is
// complete, correct, or fit for any particular purpose.  NO WARRANTY OF
// ANY KIND IS EXPRESSED OR IMPLIED.  This notice must accompany any copy
// of this file.
//------------------------------------------------------------------------
//
//------------------------------------------------------------------------
// LPM Simulation Models 
//------------------------------------------------------------------------
// Version 1.0    Date 07/09/97
//
//------------------------------------------------------------------------
// Functions Included:
//
// LPM_RAM_DQ, LPM_RAM_IO, and LPM_ROM
//
//------------------------------------------------------------------------
// Modification History:
//
//------------------------------------------------------------------------
//   This Verilog file was developed by Altera Corporation.  It may be freely
// copied and/or distributed at no cost.  Any persons using this file for
// any purpose do so at their own risk, and are responsible for the results
// of such use.  Altera Corporation does not guarantee that this file is
// complete, correct, or fit for any particular purpose.  NO WARRANTY OF
// ANY KIND IS EXPRESSED OR IMPLIED.  This notice must accompany any copy
// of this file.
//------------------------------------------------------------------------
module lpm_ram_dq ( q, data, inclock, outclock, we, address) ;

  parameter lpm_type = "lpm_ram_dq" ;
  parameter lpm_width  = 1 ;
  parameter lpm_widthad = 1 ;
  parameter lpm_numwords = 1<< lpm_widthad ;
  parameter lpm_file       = "UNUSED" ;
  parameter lpm_indata   = "REGISTERED" ;
  parameter lpm_outdata  = "REGISTERED" ;
  parameter lpm_address_control  = "REGISTERED" ;

  input  [lpm_width-1:0] data ;
  input  [lpm_widthad-1:0] address ;
  input  inclock, outclock, we ;
  output [lpm_width-1:0] q;


  // internal reg 
  reg   [lpm_width-1:0] mem_data [lpm_numwords-1:0];
  reg   [lpm_width-1:0] tmp_q ;
  reg   [lpm_width-1:0] pdata ;
  reg   [lpm_width-1:0] in_data ;
  reg   [lpm_widthad-1:0] paddress ;
  reg   pwe;
  reg   [lpm_width-1:0]  ZEROS, UNKNOWN ;
  reg [8*256:1] ram_initf ;
  integer i ;

  function ValidAddress ;
	input [lpm_widthad-1:0] paddress ;
	begin
		ValidAddress = 1'b0 ;
		if(^paddress ==='bx)
			$display("%d:Error! Invalid address.\n", $time) ;
		else if(paddress >= lpm_numwords)
			$display("%d:Error! Address out of bound on RAM.\n", $time) ;
		else
			ValidAddress = 1'b1 ;
	end
  endfunction
		
  initial
  begin

	// Initialize the internal data register.
	pdata = 0;
	paddress = 0;
	pwe = 0;
	tmp_q = 0;

	if(lpm_width <= 0)
		$display("Error! lpm_width parameter must be greater than 0.");

	if(lpm_widthad <= 0)
		$display("Error! lpm_widthad parameter must be greater than 0.");
	// check for number of words out of bound
	if((lpm_numwords > (1 << lpm_widthad))
		||(lpm_numwords <= (1 << (lpm_widthad-1))))
	begin
		$display("Error! lpm_numwords must equal to the ceiling of log2(lpm_widthad).");
 
	end
 
	if((lpm_indata !== "REGISTERED") && (lpm_indata !== "UNREGISTERED"))
	begin
	$display("Error! lpm_indata must be REGISTERED (the default) or UNREGISTERED.");
	end
    
	if((lpm_address_control !== "REGISTERED") && (lpm_address_control !== "UNREGISTERED"))
	begin
		$display("Error! lpm_address_control must be REGISTERED (the default) or UNREGISTERED.");
	end
    
	if((lpm_outdata !== "REGISTERED") && (lpm_outdata !== "UNREGISTERED"))
	begin
		$display("Error! lpm_outdata must be REGISTERED (the default) or UNREGISTERED.");
	end  

	// check if lpm_indata or lpm_address_control is set to registered
	// inclock must be used.
	if(((lpm_indata === "REGISTERED") || (lpm_address_control === "REGISTERED")) && (inclock === 1'bz))
	begin
		$display("Error! inclock = 1'bz. Inclock pin must be used.\n");
	end

	// check if lpm_outdata, outclock must be used
	if((lpm_outdata === "REGISTERED") && (outclock === 1'bz))
	begin
		$display("Error! lpm_outdata = REGISTERED, outclock = 1'bz . Outclock pin must be used.\n");
	end

	for(i=0; i < lpm_width; i=i+1)
	begin
		ZEROS[i] = 1'b0 ;
		UNKNOWN[i] = 1'bX ;
	end	
	
	for(i = 0; i < lpm_numwords; i=i+1)
		mem_data[i] = ZEROS ;

	// load data to the RAM
	if(lpm_file != "UNUSED")
	begin
		$convert_hex2ver(lpm_file, lpm_width, ram_initf);
		$readmemh(ram_initf, mem_data);
	end 

  end

	 	
  always @(posedge inclock)
	begin
	  if((lpm_indata === "REGISTERED") && (lpm_address_control === "REGISTERED"))
	  begin
		paddress <= address;
		pdata <= data;
		pwe <= we;
	  end
	  else
	  begin
		if((lpm_indata === "REGISTERED") && (lpm_address_control === "UNREGISTERED"))
			pdata <= data;

	  	if((lpm_indata === "UNREGISTERED") && (lpm_address_control === "REGISTERED"))
		begin
			paddress <= address;
			pwe <= we;
		end
	  end
	end

  always @(data)
	begin
	  if(lpm_indata === "UNREGISTERED")
		pdata <= data;
	end
	
  always @(address)
  begin
	if(lpm_address_control === "UNREGISTERED")
		paddress <= address;
  end
	
  always @(we)
  begin
	if(lpm_address_control === "UNREGISTERED")
		pwe <= we;
  end
	
  always @( pdata or paddress or pwe )
    begin :unregistered_inclock
		if(ValidAddress(paddress))
		begin
			if((lpm_indata === "UNREGISTERED" && lpm_address_control === "UNREGISTERED") || (lpm_address_control === "UNREGISTERED"))
			begin
      			if (pwe)
					mem_data[paddress] <= pdata ;
			end

		end
      	else
		begin
			if(lpm_outdata === "UNREGISTERED")
				tmp_q <= UNKNOWN ;
		end
	end

  always @(posedge outclock)
    begin
		if(lpm_outdata === "REGISTERED")
		begin
			if(ValidAddress(paddress))
				tmp_q <= mem_data[paddress] ;
			else
				tmp_q <= UNKNOWN ;
		end
	end
 
  always @(negedge inclock )
	begin
		if (lpm_address_control === "REGISTERED")
		begin
			if (pwe)
				mem_data[paddress] <= pdata;
		end
	end

  assign q = ( lpm_outdata === "UNREGISTERED" ) ? mem_data[paddress] : tmp_q ;

endmodule // lpm_ram_dq
 
//------------------------------------------------------------------------
//   This Verilog file was developed by Altera Corporation.  It may be freely
// copied and/or distributed at no cost.  Any persons using this file for
// any purpose do so at their own risk, and are responsible for the results
// of such use.  Altera Corporation does not guarantee that this file is
// complete, correct, or fit for any particular purpose.  NO WARRANTY OF
// ANY KIND IS EXPRESSED OR IMPLIED.  This notice must accompany any copy
// of this file.
//------------------------------------------------------------------------
module lpm_ram_io ( dio, inclock, outclock, we, memenab, outenab, address) ;

  parameter lpm_type = "lpm_ram_io" ;
  parameter lpm_width  = 1 ;
  parameter lpm_widthad = 1 ;
  parameter lpm_numwords = 1<< lpm_widthad ;
  parameter lpm_file       = "UNUSED" ;
  parameter lpm_indata     = "REGISTERED" ;
  parameter lpm_outdata    = "REGISTERED" ;
  parameter lpm_address_control = "REGISTERED" ;

  input  [lpm_widthad-1:0] address ;
  input  inclock, outclock, we ;
  input  memenab ;
  input  outenab ;
  inout  [lpm_width-1:0] dio ;


  // inernal reg 
  reg   [lpm_width-1:0] mem_data [lpm_numwords-1:0];
  reg   [lpm_width-1:0] tmp_io ;
  reg   [lpm_width-1:0] tmp_q ;
  reg   [lpm_width-1:0] pdio ;
  reg   [lpm_widthad-1:0] paddress ;
  reg   pwe ;
  reg   [lpm_width-1:0] ZEROS, UNKNOWN, HiZ ;
  reg [8*256:1] ram_initf ;
  integer i ;

  function ValidAddress ;
	input [lpm_widthad-1:0] paddress ;
	begin
		ValidAddress = 1'b0 ;
		if(^paddress ==='bx)
			$display("%d:Error: Invalid address.", $time) ;
		else if(paddress >= lpm_numwords)
			$display("%d:Error: Address out of bound on RAM.", $time) ;
		else
			ValidAddress = 1'b1 ;
	end
  endfunction
		
  initial
  begin

	if(lpm_width <= 0)
		$display("Error! lpm_width parameter must be greater than 0.");

	if(lpm_widthad <= 0)
		$display("Error! lpm_widthad parameter must be greater than 0.");

	// check for number of words out of bound
	if((lpm_numwords > (1 << lpm_widthad))
		||(lpm_numwords <= (1 << (lpm_widthad-1))))
	begin
		$display("Error! lpm_numwords must equal to the ceiling of log2(lpm_widthad).");
 
	end

	if((lpm_indata !== "REGISTERED") && (lpm_indata !== "UNREGISTERED")) 
	begin
		$display("Error! lpm_indata must be REGISTERED (the default) or UNREGISTERED.");
	end
	
	if((lpm_address_control !== "REGISTERED") && (lpm_address_control !== "UNREGISTERED")) 
	begin

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品日本一线二线三线不卡| av福利精品导航| 欧美一区二区三区四区五区| 视频在线观看一区二区三区| 欧美天天综合网| 热久久久久久久| 2023国产一二三区日本精品2022| 狠狠色丁香久久婷婷综合_中| 亚洲精品一区二区三区影院 | 国内成人精品2018免费看| 欧美大片国产精品| 懂色av一区二区夜夜嗨| 亚洲精选视频在线| 在线成人av网站| 国产精品一区二区三区四区| 国产精品第五页| 欧美三级电影在线看| 久久国产尿小便嘘嘘| 中文字幕av一区二区三区免费看| 91国产免费看| 九九精品视频在线看| 综合久久久久综合| 91精品国产一区二区人妖| 国产馆精品极品| 亚洲午夜久久久| 久久久久亚洲综合| 欧美日韩国产一区二区三区地区| 精品无人区卡一卡二卡三乱码免费卡 | 国产欧美日韩综合精品一区二区| 97se亚洲国产综合自在线观| 亚洲乱码一区二区三区在线观看| 欧美日韩一级片网站| 成人一区二区三区中文字幕| 亚洲成在人线免费| 日本一区二区三区国色天香| 欧美裸体一区二区三区| 成人一区二区三区在线观看| 日日噜噜夜夜狠狠视频欧美人| 久久精品亚洲国产奇米99| 欧美亚洲尤物久久| 不卡的av电影| 狠狠色狠狠色综合| 视频在线在亚洲| 亚洲另类在线制服丝袜| 久久夜色精品一区| 欧美丰满美乳xxx高潮www| av毛片久久久久**hd| 国产精品一色哟哟哟| 日本一不卡视频| 亚洲在线视频网站| 国产精品色呦呦| 久久综合色天天久久综合图片| 欧美日韩亚洲另类| 色综合久久天天| 国产91精品一区二区| 六月婷婷色综合| 日韩中文欧美在线| 亚洲一区二区三区影院| 亚洲日本乱码在线观看| 亚洲国产成人午夜在线一区| 欧美精品一区二区三区久久久 | 精品国产乱码久久久久久1区2区| 欧美色涩在线第一页| www.成人在线| 高清av一区二区| 国产经典欧美精品| 黄页视频在线91| 韩国成人精品a∨在线观看| 日韩专区欧美专区| 丝袜诱惑亚洲看片| 日产国产欧美视频一区精品| 视频在线在亚洲| 日本成人在线不卡视频| 免费成人深夜小野草| 热久久国产精品| 久久电影网站中文字幕| 久久er精品视频| 精品一区二区在线视频| 国产永久精品大片wwwapp| 黄页网站大全一区二区| 国产91丝袜在线播放九色| 国产福利精品一区| 99在线视频精品| 色婷婷av久久久久久久| 欧美亚洲国产一区二区三区| 欧美日韩国产综合一区二区三区| 欧美日韩国产小视频| 9191国产精品| 精品国产一区二区国模嫣然| 久久嫩草精品久久久久| 中文字幕高清不卡| 亚洲欧美日韩综合aⅴ视频| 一区二区三区91| 亚洲成人av一区二区三区| 美女在线观看视频一区二区| 精品一区二区三区在线播放视频| 国产乱码一区二区三区| 不卡免费追剧大全电视剧网站| 91丨porny丨中文| 欧美日韩一二三| 久久亚洲一区二区三区四区| 综合久久久久久久| 日韩电影在线一区二区| 国产美女在线观看一区| 91亚洲永久精品| 欧美丰满美乳xxx高潮www| 国产亚洲成年网址在线观看| 成人欧美一区二区三区白人 | 欧美va天堂va视频va在线| 久久久亚洲精华液精华液精华液 | 一区二区视频免费在线观看| 日韩高清在线电影| 高清不卡一区二区在线| 欧美中文一区二区三区| 精品久久一二三区| 亚洲欧美日韩国产手机在线| 日韩高清在线观看| av午夜精品一区二区三区| 欧美放荡的少妇| 国产精品久久久久一区二区三区 | 在线视频国产一区| 久久久久9999亚洲精品| 亚洲成人综合网站| 国产.欧美.日韩| 欧美剧情电影在线观看完整版免费励志电影 | 2欧美一区二区三区在线观看视频| 亚洲天堂成人在线观看| 玖玖九九国产精品| 色综合久久88色综合天天免费| 日韩午夜av电影| 一区二区不卡在线视频 午夜欧美不卡在| 日韩精品欧美成人高清一区二区| 丁香激情综合国产| 日韩视频一区二区三区在线播放| 国产精品久久久久久亚洲伦| 久久精品久久综合| 欧美三区免费完整视频在线观看| 国产欧美1区2区3区| 日韩不卡免费视频| 91免费小视频| 国产精品午夜春色av| 精品一区二区三区在线播放| 欧美日韩高清一区二区| 中文字幕一区二区三区不卡| 紧缚捆绑精品一区二区| 欧美人动与zoxxxx乱| 亚洲美女视频在线| 成人一区二区视频| 久久精品网站免费观看| 久久精品国产99国产| 欧美人xxxx| 首页欧美精品中文字幕| 欧美午夜精品免费| 亚洲精品菠萝久久久久久久| av影院午夜一区| 中文字幕一区二区三区四区 | 国产一区二区伦理片| 日韩一区二区三区免费观看| 偷偷要91色婷婷| 欧美色男人天堂| 亚洲成人一区二区| 欧美日韩国产免费| 亚洲成av人片在www色猫咪| 色综合天天做天天爱| 成人免费在线播放视频| 91视频91自| 亚洲视频1区2区| 91久久一区二区| 亚洲制服丝袜在线| 日本精品视频一区二区| 一区二区三区欧美亚洲| 欧美在线综合视频| 亚洲综合999| 欧美日韩免费观看一区三区| 日韩国产欧美一区二区三区| 欧美一区二区视频观看视频| 麻豆精品精品国产自在97香蕉| 日韩欧美一级特黄在线播放| 国产资源在线一区| 国产精品热久久久久夜色精品三区| 成人免费毛片片v| 亚洲精品国产a| 欧美丰满嫩嫩电影| 精久久久久久久久久久| 国产免费久久精品| 99精品欧美一区二区蜜桃免费| 洋洋成人永久网站入口| 91精品国产福利| 国产一区美女在线| 中文字幕一区二区三区精华液| 欧美伊人久久大香线蕉综合69| 图片区小说区国产精品视频| www国产亚洲精品久久麻豆| 成人av高清在线| 午夜伦理一区二区| 国产亚洲一区二区在线观看| 91网页版在线| 久久精品国产一区二区| 国产精品欧美综合在线| 欧美日韩亚洲综合|