亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? 210mem.v

?? 這是基于s3c2410+uCos的LCD驅動程序源碼
?? V
?? 第 1 頁 / 共 2 頁
字號:
//------------------------------------------------------------------------
//   This Verilog file was developed by Altera Corporation.  It may be freely
// copied and/or distributed at no cost.  Any persons using this file for
// any purpose do so at their own risk, and are responsible for the results
// of such use.  Altera Corporation does not guarantee that this file is
// complete, correct, or fit for any particular purpose.  NO WARRANTY OF
// ANY KIND IS EXPRESSED OR IMPLIED.  This notice must accompany any copy
// of this file.
//------------------------------------------------------------------------
//
//------------------------------------------------------------------------
// LPM Simulation Models 
//------------------------------------------------------------------------
// Version 1.0    Date 07/09/97
//
//------------------------------------------------------------------------
// Functions Included:
//
// LPM_RAM_DQ, LPM_RAM_IO, and LPM_ROM
//
//------------------------------------------------------------------------
// Modification History:
//
//------------------------------------------------------------------------
//   This Verilog file was developed by Altera Corporation.  It may be freely
// copied and/or distributed at no cost.  Any persons using this file for
// any purpose do so at their own risk, and are responsible for the results
// of such use.  Altera Corporation does not guarantee that this file is
// complete, correct, or fit for any particular purpose.  NO WARRANTY OF
// ANY KIND IS EXPRESSED OR IMPLIED.  This notice must accompany any copy
// of this file.
//------------------------------------------------------------------------
module lpm_ram_dq ( q, data, inclock, outclock, we, address) ;

  parameter lpm_type = "lpm_ram_dq" ;
  parameter lpm_width  = 1 ;
  parameter lpm_widthad = 1 ;
  parameter lpm_numwords = 1<< lpm_widthad ;
  parameter lpm_file       = "UNUSED" ;
  parameter lpm_indata   = "REGISTERED" ;
  parameter lpm_outdata  = "REGISTERED" ;
  parameter lpm_address_control  = "REGISTERED" ;

  input  [lpm_width-1:0] data ;
  input  [lpm_widthad-1:0] address ;
  input  inclock, outclock, we ;
  output [lpm_width-1:0] q;


  // internal reg 
  reg   [lpm_width-1:0] mem_data [lpm_numwords-1:0];
  reg   [lpm_width-1:0] tmp_q ;
  reg   [lpm_width-1:0] pdata ;
  reg   [lpm_width-1:0] in_data ;
  reg   [lpm_widthad-1:0] paddress ;
  reg   pwe;
  reg   [lpm_width-1:0]  ZEROS, UNKNOWN ;
  reg [8*256:1] ram_initf ;
  integer i ;

  function ValidAddress ;
	input [lpm_widthad-1:0] paddress ;
	begin
		ValidAddress = 1'b0 ;
		if(^paddress ==='bx)
			$display("%d:Error! Invalid address.\n", $time) ;
		else if(paddress >= lpm_numwords)
			$display("%d:Error! Address out of bound on RAM.\n", $time) ;
		else
			ValidAddress = 1'b1 ;
	end
  endfunction
		
  initial
  begin

	// Initialize the internal data register.
	pdata = 0;
	paddress = 0;
	pwe = 0;
	tmp_q = 0;

	if(lpm_width <= 0)
		$display("Error! lpm_width parameter must be greater than 0.");

	if(lpm_widthad <= 0)
		$display("Error! lpm_widthad parameter must be greater than 0.");
	// check for number of words out of bound
	if((lpm_numwords > (1 << lpm_widthad))
		||(lpm_numwords <= (1 << (lpm_widthad-1))))
	begin
		$display("Error! lpm_numwords must equal to the ceiling of log2(lpm_widthad).");
 
	end
 
	if((lpm_indata !== "REGISTERED") && (lpm_indata !== "UNREGISTERED"))
	begin
	$display("Error! lpm_indata must be REGISTERED (the default) or UNREGISTERED.");
	end
    
	if((lpm_address_control !== "REGISTERED") && (lpm_address_control !== "UNREGISTERED"))
	begin
		$display("Error! lpm_address_control must be REGISTERED (the default) or UNREGISTERED.");
	end
    
	if((lpm_outdata !== "REGISTERED") && (lpm_outdata !== "UNREGISTERED"))
	begin
		$display("Error! lpm_outdata must be REGISTERED (the default) or UNREGISTERED.");
	end  

	// check if lpm_indata or lpm_address_control is set to registered
	// inclock must be used.
	if(((lpm_indata === "REGISTERED") || (lpm_address_control === "REGISTERED")) && (inclock === 1'bz))
	begin
		$display("Error! inclock = 1'bz. Inclock pin must be used.\n");
	end

	// check if lpm_outdata, outclock must be used
	if((lpm_outdata === "REGISTERED") && (outclock === 1'bz))
	begin
		$display("Error! lpm_outdata = REGISTERED, outclock = 1'bz . Outclock pin must be used.\n");
	end

	for(i=0; i < lpm_width; i=i+1)
	begin
		ZEROS[i] = 1'b0 ;
		UNKNOWN[i] = 1'bX ;
	end	
	
	for(i = 0; i < lpm_numwords; i=i+1)
		mem_data[i] = ZEROS ;

	// load data to the RAM
	if(lpm_file != "UNUSED")
	begin
		$convert_hex2ver(lpm_file, lpm_width, ram_initf);
		$readmemh(ram_initf, mem_data);
	end 

  end

	 	
  always @(posedge inclock)
	begin
	  if((lpm_indata === "REGISTERED") && (lpm_address_control === "REGISTERED"))
	  begin
		paddress <= address;
		pdata <= data;
		pwe <= we;
	  end
	  else
	  begin
		if((lpm_indata === "REGISTERED") && (lpm_address_control === "UNREGISTERED"))
			pdata <= data;

	  	if((lpm_indata === "UNREGISTERED") && (lpm_address_control === "REGISTERED"))
		begin
			paddress <= address;
			pwe <= we;
		end
	  end
	end

  always @(data)
	begin
	  if(lpm_indata === "UNREGISTERED")
		pdata <= data;
	end
	
  always @(address)
  begin
	if(lpm_address_control === "UNREGISTERED")
		paddress <= address;
  end
	
  always @(we)
  begin
	if(lpm_address_control === "UNREGISTERED")
		pwe <= we;
  end
	
  always @( pdata or paddress or pwe )
    begin :unregistered_inclock
		if(ValidAddress(paddress))
		begin
			if((lpm_indata === "UNREGISTERED" && lpm_address_control === "UNREGISTERED") || (lpm_address_control === "UNREGISTERED"))
			begin
      			if (pwe)
					mem_data[paddress] <= pdata ;
			end

		end
      	else
		begin
			if(lpm_outdata === "UNREGISTERED")
				tmp_q <= UNKNOWN ;
		end
	end

  always @(posedge outclock)
    begin
		if(lpm_outdata === "REGISTERED")
		begin
			if(ValidAddress(paddress))
				tmp_q <= mem_data[paddress] ;
			else
				tmp_q <= UNKNOWN ;
		end
	end
 
  always @(negedge inclock )
	begin
		if (lpm_address_control === "REGISTERED")
		begin
			if (pwe)
				mem_data[paddress] <= pdata;
		end
	end

  assign q = ( lpm_outdata === "UNREGISTERED" ) ? mem_data[paddress] : tmp_q ;

endmodule // lpm_ram_dq
 
//------------------------------------------------------------------------
//   This Verilog file was developed by Altera Corporation.  It may be freely
// copied and/or distributed at no cost.  Any persons using this file for
// any purpose do so at their own risk, and are responsible for the results
// of such use.  Altera Corporation does not guarantee that this file is
// complete, correct, or fit for any particular purpose.  NO WARRANTY OF
// ANY KIND IS EXPRESSED OR IMPLIED.  This notice must accompany any copy
// of this file.
//------------------------------------------------------------------------
module lpm_ram_io ( dio, inclock, outclock, we, memenab, outenab, address) ;

  parameter lpm_type = "lpm_ram_io" ;
  parameter lpm_width  = 1 ;
  parameter lpm_widthad = 1 ;
  parameter lpm_numwords = 1<< lpm_widthad ;
  parameter lpm_file       = "UNUSED" ;
  parameter lpm_indata     = "REGISTERED" ;
  parameter lpm_outdata    = "REGISTERED" ;
  parameter lpm_address_control = "REGISTERED" ;

  input  [lpm_widthad-1:0] address ;
  input  inclock, outclock, we ;
  input  memenab ;
  input  outenab ;
  inout  [lpm_width-1:0] dio ;


  // inernal reg 
  reg   [lpm_width-1:0] mem_data [lpm_numwords-1:0];
  reg   [lpm_width-1:0] tmp_io ;
  reg   [lpm_width-1:0] tmp_q ;
  reg   [lpm_width-1:0] pdio ;
  reg   [lpm_widthad-1:0] paddress ;
  reg   pwe ;
  reg   [lpm_width-1:0] ZEROS, UNKNOWN, HiZ ;
  reg [8*256:1] ram_initf ;
  integer i ;

  function ValidAddress ;
	input [lpm_widthad-1:0] paddress ;
	begin
		ValidAddress = 1'b0 ;
		if(^paddress ==='bx)
			$display("%d:Error: Invalid address.", $time) ;
		else if(paddress >= lpm_numwords)
			$display("%d:Error: Address out of bound on RAM.", $time) ;
		else
			ValidAddress = 1'b1 ;
	end
  endfunction
		
  initial
  begin

	if(lpm_width <= 0)
		$display("Error! lpm_width parameter must be greater than 0.");

	if(lpm_widthad <= 0)
		$display("Error! lpm_widthad parameter must be greater than 0.");

	// check for number of words out of bound
	if((lpm_numwords > (1 << lpm_widthad))
		||(lpm_numwords <= (1 << (lpm_widthad-1))))
	begin
		$display("Error! lpm_numwords must equal to the ceiling of log2(lpm_widthad).");
 
	end

	if((lpm_indata !== "REGISTERED") && (lpm_indata !== "UNREGISTERED")) 
	begin
		$display("Error! lpm_indata must be REGISTERED (the default) or UNREGISTERED.");
	end
	
	if((lpm_address_control !== "REGISTERED") && (lpm_address_control !== "UNREGISTERED")) 
	begin

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美另类videos死尸| 久久综合色综合88| 精品理论电影在线| 一区二区三区四区蜜桃| 激情欧美一区二区| 精品视频资源站| 国产精品美女久久久久aⅴ国产馆| 午夜精品一区二区三区电影天堂| 成人av电影在线播放| 日韩午夜精品电影| 亚洲高清免费在线| 91麻豆成人久久精品二区三区| 欧美va在线播放| 三级欧美在线一区| 在线观看免费成人| 亚洲丝袜另类动漫二区| 国产成人午夜高潮毛片| 精品粉嫩超白一线天av| 日韩电影一二三区| 欧美美女一区二区| 亚洲一区二区综合| 欧美中文字幕一区二区三区 | 成人性生交大合| 精品国产乱码久久久久久老虎 | 亚洲成人资源在线| 91免费国产视频网站| 中文字幕一区二区三区在线不卡| 国精产品一区一区三区mba视频| 日韩一级二级三级| 麻豆91免费看| 精品国产免费人成电影在线观看四季| 日韩av在线免费观看不卡| 日韩午夜中文字幕| 国产呦精品一区二区三区网站| 精品黑人一区二区三区久久 | 久久精品免视看| 国产精品77777| 中文在线资源观看网站视频免费不卡| 久草在线在线精品观看| 久久欧美一区二区| 成人美女视频在线观看18| 亚洲人xxxx| 欧美日韩精品一区二区天天拍小说| 亚洲精品videosex极品| 欧美精选午夜久久久乱码6080| 午夜久久久影院| 久久综合久久综合久久| 国产精品18久久久久久久久| 中文无字幕一区二区三区| 99精品久久只有精品| 亚洲成人1区2区| 欧美xxxx在线观看| bt欧美亚洲午夜电影天堂| 亚洲六月丁香色婷婷综合久久| 欧美三级韩国三级日本三斤| 日本不卡在线视频| 国产亚洲1区2区3区| 91成人看片片| 国产真实乱对白精彩久久| 亚洲日本在线看| 欧美一激情一区二区三区| 国产91清纯白嫩初高中在线观看| 亚洲欧美日韩人成在线播放| 欧美一区二区网站| 国v精品久久久网| 午夜免费欧美电影| 国产精品系列在线| 日韩一区二区在线观看视频 | 欧美一级理论性理论a| 国产91对白在线观看九色| 亚洲一区二区三区爽爽爽爽爽| 精品福利一二区| 欧美日韩视频第一区| 国产成人小视频| 日本一不卡视频| 亚洲欧美日韩国产综合| 久久影院午夜论| 欧美精品日日鲁夜夜添| youjizz国产精品| 久久 天天综合| 日韩电影在线免费看| 亚洲精品视频免费看| 国产欧美一区二区三区鸳鸯浴| 欧美一卡二卡三卡| 欧美亚洲国产bt| 91蝌蚪porny成人天涯| 国产成人综合网站| 人人狠狠综合久久亚洲| 一区二区三区av电影 | 99re免费视频精品全部| 国内久久婷婷综合| 日韩国产精品久久| 亚洲一区二区三区中文字幕| 中文字幕一区在线观看视频| 久久综合久久鬼色| 欧美刺激脚交jootjob| 3d成人动漫网站| 欧美色国产精品| 欧美在线观看一二区| 91色porny| 一本久久综合亚洲鲁鲁五月天| 国产成人综合视频| 国产九九视频一区二区三区| 久久国产日韩欧美精品| 蜜臀av一区二区在线观看| 丝袜亚洲另类欧美综合| 天天亚洲美女在线视频| 午夜欧美视频在线观看| 视频在线观看一区二区三区| 亚洲r级在线视频| 午夜激情一区二区三区| 亚洲高清免费观看| 亚洲成人av一区二区三区| 三级在线观看一区二区| 日本欧美在线观看| 男女性色大片免费观看一区二区 | 亚洲亚洲精品在线观看| 亚洲影院久久精品| 香蕉久久一区二区不卡无毒影院| 亚洲高清免费一级二级三级| 日韩在线a电影| 蜜桃视频第一区免费观看| 精品无人码麻豆乱码1区2区 | 亚洲欧美在线观看| 亚洲色图20p| 亚洲国产成人va在线观看天堂| 亚洲国产婷婷综合在线精品| 日韩精品每日更新| 国产一区二区在线影院| 国产成人在线色| 91无套直看片红桃| 欧美日韩国产欧美日美国产精品| 欧美日韩激情一区二区| 欧美成va人片在线观看| 国产欧美日本一区二区三区| 亚洲同性gay激情无套| 亚洲一区二区影院| 久久激情综合网| av在线播放成人| 欧美美女视频在线观看| 欧美不卡在线视频| 亚洲视频中文字幕| 美女高潮久久久| 成人免费高清在线| 在线播放/欧美激情| 精品对白一区国产伦| 国产精品成人免费在线| 午夜成人在线视频| 岛国精品在线观看| 欧美精品乱码久久久久久| 久久久亚洲国产美女国产盗摄| 亚洲女同女同女同女同女同69| 日本在线不卡一区| 99视频在线观看一区三区| 9191精品国产综合久久久久久| 国产欧美va欧美不卡在线| 亚洲综合色婷婷| 国产一区二区成人久久免费影院| 在线精品视频免费播放| 日韩精品一区二区三区四区| 亚洲麻豆国产自偷在线| 国产精品18久久久久久vr| 欧美日韩国产免费| 中文字幕日本不卡| 毛片一区二区三区| 在线观看精品一区| 自拍偷在线精品自拍偷无码专区| 美腿丝袜在线亚洲一区| 在线亚洲+欧美+日本专区| 26uuu久久综合| 日本欧美大码aⅴ在线播放| 色综合色狠狠综合色| 国产亚洲欧洲一区高清在线观看| 日日夜夜免费精品视频| 日本高清不卡视频| 亚洲欧美在线高清| 成人av在线网站| 国产片一区二区| 国产酒店精品激情| 日韩欧美精品三级| 日韩电影在线观看网站| 欧美乱妇23p| 亚洲国产成人精品视频| 色综合天天综合狠狠| 欧美激情一区二区在线| 国产精品123区| 国产午夜精品福利| 国产一区二区成人久久免费影院| 日韩免费视频一区二区| 青青草精品视频| 91精品综合久久久久久| 亚洲第一福利视频在线| 欧美视频一二三区| 亚洲成人免费在线| 欧美日韩成人综合天天影院| 亚洲二区在线观看| 欧美日韩国产综合一区二区| 五月天欧美精品| 欧美va亚洲va在线观看蝴蝶网| 精品一区二区三区免费播放|