亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 合眾達SEED-DTK2812 光盤內(nèi)容 DSP源碼 用戶指南 實驗手冊
?? H
?? 第 1 頁 / 共 3 頁
字號:
// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久噜噜噜久久中文字幕色伊伊| 国产精品系列在线| 精品一区二区三区不卡| 国产精品丝袜在线| 欧美精品在线视频| 国产成人在线视频网站| 亚洲主播在线播放| 国产女同互慰高潮91漫画| 欧美日韩亚洲丝袜制服| k8久久久一区二区三区| 久久99精品视频| 亚洲一线二线三线久久久| 国产三级精品在线| 欧美一级片在线| 欧美视频自拍偷拍| 91在线视频官网| 国产伦精品一区二区三区在线观看| 亚洲国产精品久久久男人的天堂 | av电影在线不卡| 久久国内精品自在自线400部| 一区二区不卡在线视频 午夜欧美不卡在| 欧美成人在线直播| 欧美男女性生活在线直播观看| av中文字幕不卡| 成人精品视频.| 国产乱人伦偷精品视频免下载 | 亚洲综合免费观看高清在线观看| 久久久久9999亚洲精品| 日韩女优视频免费观看| 欧美日韩精品系列| 色先锋aa成人| 99精品久久久久久| av一本久道久久综合久久鬼色| 国产黑丝在线一区二区三区| 麻豆成人在线观看| 日韩电影在线免费| 日韩国产成人精品| 视频一区二区国产| 天天做天天摸天天爽国产一区| 亚洲另类春色校园小说| 国产精品乱码人人做人人爱| 国产亚洲va综合人人澡精品| 久久人人爽人人爽| 久久久久久久久97黄色工厂| 精品国产精品一区二区夜夜嗨| 日韩欧美色综合| 日韩一本二本av| 久久综合色天天久久综合图片| 精品久久久久久久久久久院品网| 欧美不卡一二三| 久久综合九色综合欧美亚洲| 久久看人人爽人人| 国产精品免费视频一区| 中文字幕亚洲在| 亚洲免费观看视频| 亚洲成av人综合在线观看| 日日摸夜夜添夜夜添国产精品| 日韩激情视频网站| 黄色资源网久久资源365| 国产寡妇亲子伦一区二区| 成人免费毛片高清视频| 色综合天天狠狠| 欧美日韩1234| 亚洲精品在线观看视频| 欧美韩国日本综合| 亚洲一本大道在线| 精一区二区三区| av福利精品导航| 欧美日韩色综合| 2023国产精华国产精品| 亚洲欧美影音先锋| 婷婷成人激情在线网| 国精品**一区二区三区在线蜜桃| 成人国产精品免费网站| 欧美在线视频全部完| 欧美一二三区在线| 亚洲国产精品黑人久久久| 亚洲欧洲色图综合| 视频一区二区三区在线| 国产成人在线看| 欧美自拍偷拍一区| 精品欧美一区二区三区精品久久 | 欧美日韩精品一区二区天天拍小说 | 日韩一级精品视频在线观看| 国产日韩精品一区二区三区 | 成人免费视频视频| 精品婷婷伊人一区三区三| 日韩美一区二区三区| 中文字幕日韩精品一区 | 国产最新精品免费| 在线视频中文字幕一区二区| 精品国产免费久久| 亚洲综合免费观看高清完整版在线| 美女视频网站久久| 91丝袜美女网| 久久久99久久| 日韩电影一区二区三区| 99精品视频一区二区三区| 日韩精品专区在线影院观看| 国产日韩在线不卡| 日本不卡一二三| 色先锋久久av资源部| 国产欧美日韩另类一区| 日本不卡123| 欧美性受xxxx黑人xyx| 中文字幕第一区二区| 老色鬼精品视频在线观看播放| 91视频com| 亚洲国产精品高清| 国产一区二区三区免费观看| 欧美精品一级二级| 一区二区三区日韩在线观看| 成人高清免费观看| 精品国产伦理网| 免费日韩伦理电影| 欧美日韩另类一区| 亚洲男人的天堂网| 成人亚洲一区二区一| 久久免费电影网| 日本三级亚洲精品| 91网站视频在线观看| 久久蜜桃av一区二区天堂| 日韩va欧美va亚洲va久久| 91在线小视频| 日本一区二区三区在线观看| 国产a级毛片一区| 在线免费观看一区| 欧美tickle裸体挠脚心vk| 亚洲免费在线电影| 亚洲视频精选在线| 日本一区二区三区在线不卡| 色猫猫国产区一区二在线视频| 亚洲一区二区欧美| 7777精品伊人久久久大香线蕉最新版 | 亚洲国产精华液网站w| 精品欧美一区二区久久| 青青草国产精品97视觉盛宴| 欧美午夜一区二区| 亚洲国产精品久久人人爱 | 一本色道综合亚洲| 亚洲小少妇裸体bbw| 欧美日韩一卡二卡三卡| 国产一区二区成人久久免费影院| 亚洲精品免费播放| 91精品啪在线观看国产60岁| 久久久久久久久蜜桃| 91免费视频网址| 91亚洲午夜精品久久久久久| 不卡av在线网| 中文字幕中文字幕中文字幕亚洲无线| 日韩av电影免费观看高清完整版在线观看| 欧美一卡二卡在线| av高清久久久| 麻豆高清免费国产一区| 欧美激情在线一区二区三区| 国产精品一区免费视频| 一区二区在线看| 337p粉嫩大胆色噜噜噜噜亚洲 | 亚洲少妇屁股交4| 欧美日韩一级大片网址| 国产精品一区二区三区99| 欧美日高清视频| 蜜臀精品久久久久久蜜臀| 久久精品亚洲麻豆av一区二区| 国产成人综合亚洲91猫咪| 有坂深雪av一区二区精品| 26uuu亚洲| 成人免费福利片| 日韩电影在线一区二区三区| 亚洲福利视频导航| 一区二区三区免费看视频| 日韩理论片中文av| 欧美日韩精品是欧美日韩精品| 91一区二区三区在线观看| 国产精品91一区二区| 天天综合日日夜夜精品| 亚洲女同一区二区| 亚洲超碰精品一区二区| 成人综合激情网| 狠狠色狠狠色综合| 国产成人免费视频网站 | 日韩电影网1区2区| 欧美一级高清片在线观看| 美女在线观看视频一区二区| 国产精品高潮呻吟| 欧美一a一片一级一片| 美女一区二区三区| 国产亚洲一区二区三区在线观看| 色八戒一区二区三区| 偷拍日韩校园综合在线| 欧美精品一区二区三区蜜桃| 成人免费视频caoporn| 成人欧美一区二区三区| 欧美老女人在线| 国产中文字幕一区| 亚洲女女做受ⅹxx高潮| 精品成人一区二区三区四区| 国产.精品.日韩.另类.中文.在线.播放 | 久久综合色播五月| 91麻豆精东视频|