亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? can_btl.v

?? 主要是說(shuō)明can總線協(xié)議使用fpga的ip核實(shí)現(xiàn)
?? V
字號(hào):
//////////////////////////////////////////////////////////////////////////                                                              ////////  can_btl.v                                                   ////////                                                              ////////                                                              ////////  This file is part of the CAN Protocol Controller            ////////  http://www.opencores.org/projects/can/                      ////////                                                              ////////                                                              ////////  Author(s):                                                  ////////       Igor Mohor                                             ////////       igorm@opencores.org                                    ////////                                                              ////////                                                              ////////  All additional information is available in the README.txt   ////////  file.                                                       ////////                                                              //////////////////////////////////////////////////////////////////////////////                                                              //////// Copyright (C) 2002, 2003, 2004 Authors                       ////////                                                              //////// This source file may be used and distributed without         //////// restriction provided that this copyright statement is not    //////// removed from the file and that any derivative work contains  //////// the original copyright notice and the associated disclaimer. ////////                                                              //////// This source file is free software; you can redistribute it   //////// and/or modify it under the terms of the GNU Lesser General   //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any   //////// later version.                                               ////////                                                              //////// This source is distributed in the hope that it will be       //////// useful, but WITHOUT ANY WARRANTY; without even the implied   //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      //////// PURPOSE.  See the GNU Lesser General Public License for more //////// details.                                                     ////////                                                              //////// You should have received a copy of the GNU Lesser General    //////// Public License along with this source; if not, download it   //////// from http://www.opencores.org/lgpl.shtml                     ////////                                                              //////// The CAN protocol is developed by Robert Bosch GmbH and       //////// protected by patents. Anybody who wants to implement this    //////// CAN IP core on silicon has to obtain a CAN protocol license  //////// from Bosch.                                                  ////////                                                              ////////////////////////////////////////////////////////////////////////////// CVS Revision History//// $Log: can_btl.v,v $// Revision 1.30  2004/10/27 18:51:37  igorm// Fixed synchronization problem in real hardware when 0xf is used for TSEG1.//// Revision 1.29  2004/05/12 15:58:41  igorm// Core improved to pass all tests with the Bosch VHDL Reference system.//// Revision 1.28  2004/02/08 14:25:26  mohor// Header changed.//// Revision 1.27  2003/09/30 00:55:13  mohor// Error counters fixed to be compatible with Bosch VHDL reference model.// Small synchronization changes.//// Revision 1.26  2003/09/25 18:55:49  mohor// Synchronization changed, error counters fixed.//// Revision 1.25  2003/07/16 13:40:35  mohor// Fixed according to the linter.//// Revision 1.24  2003/07/10 15:32:28  mohor// Unused signal removed.//// Revision 1.23  2003/07/10 01:59:04  tadejm// Synchronization fixed. In some strange cases it didn't work according to// the VHDL reference model.//// Revision 1.22  2003/07/07 11:21:37  mohor// Little fixes (to fix warnings).//// Revision 1.21  2003/07/03 09:32:20  mohor// Synchronization changed.//// Revision 1.20  2003/06/20 14:51:11  mohor// Previous change removed. When resynchronization occurs we go to seg1// stage. sync stage does not cause another start of seg1 stage.//// Revision 1.19  2003/06/20 14:28:20  mohor// When hard_sync or resync occure we need to go to seg1 segment. Going to// sync segment is in that case blocked.//// Revision 1.18  2003/06/17 15:53:33  mohor// clk_cnt reduced from [8:0] to [6:0].//// Revision 1.17  2003/06/17 14:32:17  mohor// Removed few signals.//// Revision 1.16  2003/06/16 13:57:58  mohor// tx_point generated one clk earlier. rx_i registered. Data corrected when// using extended mode.//// Revision 1.15  2003/06/13 15:02:24  mohor// Synchronization is also needed when transmitting a message.//// Revision 1.14  2003/06/13 14:55:11  mohor// Counters width changed.//// Revision 1.13  2003/06/11 14:21:35  mohor// When switching to tx, sync stage is overjumped.//// Revision 1.12  2003/02/14 20:17:01  mohor// Several registers added. Not finished, yet.//// Revision 1.11  2003/02/09 18:40:29  mohor// Overload fixed. Hard synchronization also enabled at the last bit of// interframe.//// Revision 1.10  2003/02/09 02:24:33  mohor// Bosch license warning added. Error counters finished. Overload frames// still need to be fixed.//// Revision 1.9  2003/01/31 01:13:38  mohor// backup.//// Revision 1.8  2003/01/10 17:51:34  mohor// Temporary version (backup).//// Revision 1.7  2003/01/08 02:10:53  mohor// Acceptance filter added.//// Revision 1.6  2002/12/28 04:13:23  mohor// Backup version.//// Revision 1.5  2002/12/27 00:12:52  mohor// Header changed, testbench improved to send a frame (crc still missing).//// Revision 1.4  2002/12/26 01:33:05  mohor// Tripple sampling supported.//// Revision 1.3  2002/12/25 23:44:16  mohor// Commented lines removed.//// Revision 1.2  2002/12/25 14:17:00  mohor// Synchronization working.//// Revision 1.1.1.1  2002/12/20 16:39:21  mohor// Initial//////// synopsys translate_off`include "timescale.v"// synopsys translate_on`include "can_defines.v"module can_btl(   clk,  rst,  rx,  tx,  /* Bus Timing 0 register */  baud_r_presc,  sync_jump_width,  /* Bus Timing 1 register */  time_segment1,  time_segment2,  triple_sampling,  /* Output signals from this module */  sample_point,  sampled_bit,  sampled_bit_q,  tx_point,  hard_sync,    /* Output from can_bsp module */  rx_idle,  rx_inter,  transmitting,  transmitter,  go_rx_inter,  tx_next,  go_overload_frame,  go_error_frame,  go_tx,  send_ack,  node_error_passive);parameter Tp = 1;input         clk;input         rst;input         rx;input         tx;/* Bus Timing 0 register */input   [5:0] baud_r_presc;input   [1:0] sync_jump_width;/* Bus Timing 1 register */input   [3:0] time_segment1;input   [2:0] time_segment2;input         triple_sampling;/* Output from can_bsp module */input         rx_idle;input         rx_inter;input         transmitting;input         transmitter;input         go_rx_inter;input         tx_next;input         go_overload_frame;input         go_error_frame;input         go_tx;input         send_ack;input         node_error_passive;/* Output signals from this module */output        sample_point;output        sampled_bit;output        sampled_bit_q;output        tx_point;output        hard_sync;reg     [6:0] clk_cnt;reg           clk_en;reg           clk_en_q;reg           sync_blocked;reg           hard_sync_blocked;reg           sampled_bit;reg           sampled_bit_q;reg     [4:0] quant_cnt;reg     [3:0] delay;reg           sync;reg           seg1;reg           seg2;reg           resync_latched;reg           sample_point;reg     [1:0] sample;reg           tx_point;reg           tx_next_sp;wire          go_sync;wire          go_seg1;wire          go_seg2;wire [7:0]    preset_cnt;wire          sync_window;wire          resync;assign preset_cnt = (baud_r_presc + 1'b1)<<1;        // (BRP+1)*2assign hard_sync  =   (rx_idle | rx_inter)    & (~rx) & sampled_bit & (~hard_sync_blocked);  // Hard synchronizationassign resync     =  (~rx_idle) & (~rx_inter) & (~rx) & sampled_bit & (~sync_blocked);       // Re-synchronization/* Generating general enable signal that defines baud rate. */always @ (posedge clk or posedge rst)begin  if (rst)    clk_cnt <= 7'h0;  else if (clk_cnt >= (preset_cnt-1'b1))    clk_cnt <=#Tp 7'h0;  else    clk_cnt <=#Tp clk_cnt + 1'b1;endalways @ (posedge clk or posedge rst)begin  if (rst)    clk_en  <= 1'b0;  else if ({1'b0, clk_cnt} == (preset_cnt-1'b1))    clk_en  <=#Tp 1'b1;  else    clk_en  <=#Tp 1'b0;endalways @ (posedge clk or posedge rst)begin  if (rst)    clk_en_q  <= 1'b0;  else    clk_en_q  <=#Tp clk_en;end/* Changing states */assign go_sync = clk_en_q & seg2 & (quant_cnt[2:0] == time_segment2) & (~hard_sync) & (~resync);assign go_seg1 = clk_en_q & (sync | hard_sync | (resync & seg2 & sync_window) | (resync_latched & sync_window));assign go_seg2 = clk_en_q & (seg1 & (~hard_sync) & (quant_cnt == (time_segment1 + delay)));always @ (posedge clk or posedge rst)begin  if (rst)    tx_point <= 1'b0;  else    tx_point <=#Tp ~tx_point & seg2 & (  clk_en & (quant_cnt[2:0] == time_segment2)                                       | (clk_en | clk_en_q) & (resync | hard_sync)                                      );    // When transmitter we should transmit as soon as possible.end/* When early edge is detected outside of the SJW field, synchronization request is latched and performed when   SJW is reached */always @ (posedge clk or posedge rst)begin  if (rst)    resync_latched <= 1'b0;  else if (resync & seg2 & (~sync_window))    resync_latched <=#Tp 1'b1;  else if (go_seg1)    resync_latched <= 1'b0;end/* Synchronization stage/segment */always @ (posedge clk or posedge rst)begin  if (rst)    sync <= 1'b0;  else if (clk_en_q)    sync <=#Tp go_sync;end/* Seg1 stage/segment (together with propagation segment which is 1 quant long) */always @ (posedge clk or posedge rst)begin  if (rst)    seg1 <= 1'b1;  else if (go_seg1)    seg1 <=#Tp 1'b1;  else if (go_seg2)    seg1 <=#Tp 1'b0;end/* Seg2 stage/segment */always @ (posedge clk or posedge rst)begin  if (rst)    seg2 <= 1'b0;  else if (go_seg2)    seg2 <=#Tp 1'b1;  else if (go_sync | go_seg1)    seg2 <=#Tp 1'b0;end/* Quant counter */always @ (posedge clk or posedge rst)begin  if (rst)    quant_cnt <= 5'h0;  else if (go_sync | go_seg1 | go_seg2)    quant_cnt <=#Tp 5'h0;  else if (clk_en_q)    quant_cnt <=#Tp quant_cnt + 1'b1;end/* When late edge is detected (in seg1 stage), stage seg1 is prolonged. */always @ (posedge clk or posedge rst)begin  if (rst)    delay <= 4'h0;  else if (resync & seg1 & (~transmitting | transmitting & (tx_next_sp | (tx & (~rx)))))  // when transmitting 0 with positive error delay is set to 0    delay <=#Tp (quant_cnt > {3'h0, sync_jump_width})? ({2'h0, sync_jump_width} + 1'b1) : (quant_cnt + 1'b1);  else if (go_sync | go_seg1)    delay <=#Tp 4'h0;end// If early edge appears within this window (in seg2 stage), phase error is fully compensatedassign sync_window = ((time_segment2 - quant_cnt[2:0]) < ( sync_jump_width + 1'b1));// Sampling data (memorizing two samples all the time).always @ (posedge clk or posedge rst)begin  if (rst)    sample <= 2'b11;  else if (clk_en_q)    sample <= {sample[0], rx};end// When enabled, tripple sampling is done here.always @ (posedge clk or posedge rst)begin  if (rst)    begin      sampled_bit <= 1'b1;      sampled_bit_q <= 1'b1;      sample_point <= 1'b0;    end  else if (go_error_frame)    begin      sampled_bit_q <=#Tp sampled_bit;      sample_point <=#Tp 1'b0;    end  else if (clk_en_q & (~hard_sync))    begin      if (seg1 & (quant_cnt == (time_segment1 + delay)))        begin          sample_point <=#Tp 1'b1;          sampled_bit_q <=#Tp sampled_bit;          if (triple_sampling)            sampled_bit <=#Tp (sample[0] & sample[1]) | ( sample[0] & rx) | (sample[1] & rx);          else            sampled_bit <=#Tp rx;        end    end  else    sample_point <=#Tp 1'b0;end// tx_next_sp shows next value that will be driven on the TX. When driving 1 and receiving 0 we// need to synchronize (even when we are a transmitter)always @ (posedge clk or posedge rst)begin  if (rst)    tx_next_sp <= 1'b0;  else if (go_overload_frame | (go_error_frame & (~node_error_passive)) | go_tx | send_ack)    tx_next_sp <=#Tp 1'b0;  else if (go_error_frame & node_error_passive)    tx_next_sp <=#Tp 1'b1;  else if (sample_point)    tx_next_sp <=#Tp tx_next;end/* Blocking synchronization (can occur only once in a bit time) */always @ (posedge clk or posedge rst)begin  if (rst)    sync_blocked <=#Tp 1'b1;  else if (clk_en_q)    begin      if (resync)        sync_blocked <=#Tp 1'b1;      else if (go_seg2)        sync_blocked <=#Tp 1'b0;    endend/* Blocking hard synchronization when occurs once or when we are transmitting a msg */always @ (posedge clk or posedge rst)begin  if (rst)    hard_sync_blocked <=#Tp 1'b0;  else if (hard_sync & clk_en_q | (transmitting & transmitter | go_tx) & tx_point & (~tx_next))    hard_sync_blocked <=#Tp 1'b1;  else if (go_rx_inter | (rx_idle | rx_inter) & sample_point & sampled_bit)  // When a glitch performed synchronization    hard_sync_blocked <=#Tp 1'b0;endendmodule

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美一区二区视频| 成人av先锋影音| 欧美日韩精品专区| 日韩精品91亚洲二区在线观看| 欧美无砖专区一中文字| 首页综合国产亚洲丝袜| 91精品国产综合久久久久久漫画 | 久久se精品一区精品二区| 91精品婷婷国产综合久久性色| 精品亚洲欧美一区| 国产精品久久三| 91成人国产精品| 美女一区二区三区在线观看| 久久久www免费人成精品| 不卡一卡二卡三乱码免费网站| 亚洲人成电影网站色mp4| 欧美人动与zoxxxx乱| 国产一区欧美日韩| 亚洲欧洲99久久| 欧美精品日日鲁夜夜添| 激情文学综合插| 亚洲欧美日韩一区| 精品国产污网站| 91免费国产在线观看| 日韩电影在线观看一区| 久久免费电影网| 欧美性大战xxxxx久久久| 精品一区二区免费在线观看| 成人欧美一区二区三区小说| 欧美日韩欧美一区二区| 国产成人一区在线| 午夜精品福利一区二区蜜股av | 香蕉乱码成人久久天堂爱免费| 91精品一区二区三区在线观看| 国产91丝袜在线播放0| 亚洲最大成人网4388xx| 久久精品亚洲一区二区三区浴池| 欧美在线免费视屏| 国产成人8x视频一区二区| 一区二区三区国产精品| 久久精品在线观看| 欧美一区二区视频免费观看| 成人免费视频播放| 免费观看在线综合| 国产精品成人在线观看| 日韩免费福利电影在线观看| 色综合久久久久| 国产激情视频一区二区在线观看| 亚洲电影你懂得| 成人免费在线视频| 国产欧美精品一区| 亚洲精品一区二区精华| 欧美色老头old∨ideo| 不卡视频在线观看| 国产一区二区看久久| 日韩中文字幕亚洲一区二区va在线 | 91片在线免费观看| 国产精品资源在线看| 日本不卡1234视频| 婷婷综合在线观看| 亚洲影视在线播放| 亚洲理论在线观看| 自拍偷拍欧美精品| 日本一区二区三区四区| 2017欧美狠狠色| 欧美tk—视频vk| 精品国产一区二区三区av性色 | 色老头久久综合| aaa欧美大片| 不卡av在线网| 91色乱码一区二区三区| 99国产精品99久久久久久| 国产激情一区二区三区四区| 经典三级一区二区| 国产一区福利在线| 国产精品白丝jk黑袜喷水| 国产真实乱偷精品视频免| 黄页视频在线91| 国产精品综合网| 丁香婷婷综合五月| 99国产精品久久| 欧美性感一区二区三区| 欧美日韩国产中文| 日韩你懂的电影在线观看| 日韩欧美黄色影院| 2019国产精品| 亚洲欧洲日本在线| 一区二区三区精品视频| 日韩精品亚洲专区| 蜜臀91精品一区二区三区| 久久se精品一区精品二区| 精品一区二区三区蜜桃| 国产99久久久精品| 91免费视频观看| 欧美日本在线一区| 久久亚区不卡日本| 国产女主播视频一区二区| 国产精品久久久久影院亚瑟| 亚洲乱码国产乱码精品精98午夜| 亚洲自拍偷拍图区| 美女高潮久久久| 成人免费视频视频在线观看免费| 色婷婷久久久综合中文字幕| 欧美另类变人与禽xxxxx| 欧美精品一区二区在线观看| 国产精品网站导航| 依依成人综合视频| 久久精品国产99国产精品| 成人久久视频在线观看| 精品婷婷伊人一区三区三| 日韩免费一区二区| **性色生活片久久毛片| 日日夜夜精品视频天天综合网| 精品无码三级在线观看视频| 99re在线精品| 精品av久久707| 一区二区三区四区在线播放 | 欧美区在线观看| 国产性做久久久久久| 亚洲国产精品一区二区尤物区| 精品一二三四区| 欧美三日本三级三级在线播放| 精品国产伦一区二区三区观看方式 | 国产一区二区在线观看视频| 91在线观看免费视频| 日韩欧美卡一卡二| 亚洲区小说区图片区qvod| 精品一区二区三区在线观看 | 日韩成人免费看| 成人一区二区三区| 日韩视频免费直播| 亚洲精品乱码久久久久| 国产精品一区二区在线观看网站| 91成人在线精品| 欧美国产精品中文字幕| 首页国产欧美久久| 色综合久久久久综合体桃花网| 欧美精品一区二区三区在线播放 | 欧美一级黄色录像| 亚洲精品欧美综合四区| 国产丶欧美丶日本不卡视频| 日韩亚洲欧美在线观看| 亚洲一区中文日韩| av资源站一区| 欧美国产综合一区二区| 国产在线观看一区二区| 欧美一区二区久久| 五月开心婷婷久久| 在线观看不卡一区| 一区二区三区在线观看动漫| 福利91精品一区二区三区| 精品成人一区二区三区| 日韩av一区二区在线影视| 欧美日韩卡一卡二| 亚洲综合区在线| 日本韩国精品一区二区在线观看| 欧美国产一区二区| 成人性生交大片免费看中文网站| 日韩精品一区二区在线观看| 日韩黄色小视频| 69堂亚洲精品首页| 人人超碰91尤物精品国产| 欧美日韩久久久一区| 婷婷开心激情综合| 欧美日韩一区二区三区视频| 亚洲精品综合在线| 91久久久免费一区二区| 亚洲一二三四在线观看| 欧美三级日韩在线| 手机精品视频在线观看| 日韩一级在线观看| 久久av老司机精品网站导航| 日韩视频免费观看高清在线视频| 麻豆成人久久精品二区三区红| 欧美一二三四在线| 国产麻豆日韩欧美久久| 国产三区在线成人av| 国产精品99久久久久久久女警| 国产日韩精品一区二区浪潮av| 高清免费成人av| 亚洲欧美视频在线观看视频| 在线观看日韩av先锋影音电影院| 亚洲午夜一区二区| 日韩一区二区三区免费看| 国产一本一道久久香蕉| 国产精品久久久久久久久免费桃花| 波多野结衣在线一区| 一区二区在线观看av| 欧美唯美清纯偷拍| 久久国产精品99久久久久久老狼| 久久精品亚洲乱码伦伦中文| caoporen国产精品视频| 亚洲综合免费观看高清完整版 | 国产91高潮流白浆在线麻豆| 国产精品免费久久久久| 一道本成人在线| 奇米影视7777精品一区二区| 久久久久久免费网| 日本道免费精品一区二区三区| 免费在线一区观看|