亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? i2c_master_bit_ctrl.v

?? 來(lái)自opencore網(wǎng)站的I2C總線模塊
?? V
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
/////////////////////////////////////////////////////////////////////////                                                             ////////  WISHBONE rev.B2 compliant I2C Master bit-controller        ////////                                                             ////////                                                             ////////  Author: Richard Herveille                                  ////////          richard@asics.ws                                   ////////          www.asics.ws                                       ////////                                                             ////////  Downloaded from: http://www.opencores.org/projects/i2c/    ////////                                                             /////////////////////////////////////////////////////////////////////////////                                                             //////// Copyright (C) 2001 Richard Herveille                        ////////                    richard@asics.ws                         ////////                                                             //////// This source file may be used and distributed without        //////// restriction provided that this copyright statement is not   //////// removed from the file and that any derivative work contains //////// the original copyright notice and the associated disclaimer.////////                                                             ////////     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     //////// EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   //////// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   //////// FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      //////// OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         //////// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    //////// (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   //////// GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        //////// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  //////// LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  //////// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  //////// OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         //////// POSSIBILITY OF SUCH DAMAGE.                                 ////////                                                             ///////////////////////////////////////////////////////////////////////////  CVS Log////  $Id: i2c_master_bit_ctrl.v,v 1.12 2006/09/04 09:08:13 rherveille Exp $////  $Date: 2006/09/04 09:08:13 $//  $Revision: 1.12 $//  $Author: rherveille $//  $Locker:  $//  $State: Exp $//// Change History://               $Log: i2c_master_bit_ctrl.v,v $//               Revision 1.12  2006/09/04 09:08:13  rherveille//               fixed short scl high pulse after clock stretch//               fixed slave model not returning correct '(n)ack' signal////               Revision 1.11  2004/05/07 11:02:26  rherveille//               Fixed a bug where the core would signal an arbitration lost (AL bit set), when another master controls the bus and the other master generates a STOP bit.////               Revision 1.10  2003/08/09 07:01:33  rherveille//               Fixed a bug in the Arbitration Lost generation caused by delay on the (external) sda line.//               Fixed a potential bug in the byte controller's host-acknowledge generation.////               Revision 1.9  2003/03/10 14:26:37  rherveille//               Fixed cmd_ack generation item (no bug).////               Revision 1.8  2003/02/05 00:06:10  rherveille//               Fixed a bug where the core would trigger an erroneous 'arbitration lost' interrupt after being reset, when the reset pulse width < 3 clk cycles.////               Revision 1.7  2002/12/26 16:05:12  rherveille//               Small code simplifications////               Revision 1.6  2002/12/26 15:02:32  rherveille//               Core is now a Multimaster I2C controller////               Revision 1.5  2002/11/30 22:24:40  rherveille//               Cleaned up code////               Revision 1.4  2002/10/30 18:10:07  rherveille//               Fixed some reported minor start/stop generation timing issuess.////               Revision 1.3  2002/06/15 07:37:03  rherveille//               Fixed a small timing bug in the bit controller.\nAdded verilog simulation environment.////               Revision 1.2  2001/11/05 11:59:25  rherveille//               Fixed wb_ack_o generation bug.//               Fixed bug in the byte_controller statemachine.//               Added headers./////////////////////////////////////////// Bit controller section///////////////////////////////////////// Translate simple commands into SCL/SDA transitions// Each command has 5 states, A/B/C/D/idle//// start:	SCL	~~~~~~~~~~\____//	SDA	~~~~~~~~\______//		 x | A | B | C | D | i//// repstart	SCL	____/~~~~\___//	SDA	__/~~~\______//		 x | A | B | C | D | i//// stop	SCL	____/~~~~~~~~//	SDA	==\____/~~~~~//		 x | A | B | C | D | i////- write	SCL	____/~~~~\____//	SDA	==X=========X=//		 x | A | B | C | D | i////- read	SCL	____/~~~~\____//	SDA	XXXX=====XXXX//		 x | A | B | C | D | i//// Timing:     Normal mode      Fast mode///////////////////////////////////////////////////////////////////////// Fscl        100KHz           400KHz// Th_scl      4.0us            0.6us   High period of SCL// Tl_scl      4.7us            1.3us   Low period of SCL// Tsu:sta     4.7us            0.6us   setup time for a repeated start condition// Tsu:sto     4.0us            0.6us   setup time for a stop conditon// Tbuf        4.7us            1.3us   Bus free time between a stop and start condition//// synopsys translate_off`include "timescale.v"// synopsys translate_on`include "i2c_master_defines.v"module i2c_master_bit_ctrl(	clk, rst, nReset, 	clk_cnt, ena, cmd, cmd_ack, busy, al, din, dout,	scl_i, scl_o, scl_oen, sda_i, sda_o, sda_oen	);	//	// inputs & outputs	//	input clk;	input rst;	input nReset;	input ena;            // core enable signal	input [15:0] clk_cnt; // clock prescale value	input  [3:0] cmd;	output       cmd_ack; // command complete acknowledge	reg cmd_ack;	output       busy;    // i2c bus busy	reg busy;	output       al;      // i2c bus arbitration lost	reg al;	input  din;	output dout;	reg dout;	// I2C lines	input  scl_i;         // i2c clock line input	output scl_o;         // i2c clock line output	output scl_oen;       // i2c clock line output enable (active low)	reg scl_oen;	input  sda_i;         // i2c data line input	output sda_o;         // i2c data line output	output sda_oen;       // i2c data line output enable (active low)	reg sda_oen;	//	// variable declarations	//	reg sSCL, sSDA;             // synchronized SCL and SDA inputs	reg dscl_oen;               // delayed scl_oen	reg sda_chk;                // check SDA output (Multi-master arbitration)	reg clk_en;                 // clock generation signals	wire slave_wait;//	reg [15:0] cnt = clk_cnt;   // clock divider counter (simulation)	reg [15:0] cnt;             // clock divider counter (synthesis)	// state machine variable	reg [16:0] c_state; // synopsys enum_state	//	// module body	//	// whenever the slave is not ready it can delay the cycle by pulling SCL low	// delay scl_oen	always @(posedge clk)	  dscl_oen <= #1 scl_oen;
	  	//master release bus,and detect sSCL being pull low by slave	assign slave_wait = dscl_oen && !sSCL;	
		// generate clk enable signal	always @(posedge clk or negedge nReset)	  if(~nReset)	    begin	        cnt    <= #1 16'h0;		        clk_en <= #1 1'b1;		//clk enable once cnt be zero	    end	  else if (rst)	    begin	        cnt    <= #1 16'h0;	        clk_en <= #1 1'b1;	    end	  else if ( ~|cnt || !ena)	    begin	        cnt    <= #1 clk_cnt;	        clk_en <= #1 1'b1;	    end	  else if (slave_wait)	    begin	        cnt    <= #1 cnt;		//if slave wait,keep cnt	        clk_en <= #1 1'b0;    	    end	  else	    begin	        cnt    <= #1 cnt - 16'h1;	        clk_en <= #1 1'b0;	    end	// generate bus status controller	reg dSCL, dSDA;	reg sta_condition;	reg sto_condition;	// synchronize SCL and SDA inputs	// reduce metastability risc	always @(posedge clk or negedge nReset)	  if (~nReset)	    begin	        sSCL <= #1 1'b1;	        sSDA <= #1 1'b1;	        dSCL <= #1 1'b1;	        dSDA <= #1 1'b1;	    end	  else if (rst)	    begin	        sSCL <= #1 1'b1;	        sSDA <= #1 1'b1;	        dSCL <= #1 1'b1;	        dSDA <= #1 1'b1;	    end	  else	    begin	        sSCL <= #1 scl_i;	        sSDA <= #1 sda_i;	        dSCL <= #1 sSCL;			        dSDA <= #1 sSDA;	    end	// detect start condition => detect falling edge on SDA while SCL is high	// detect stop condition => detect rising edge on SDA while SCL is high	always @(posedge clk or negedge nReset)	  if (~nReset)	    begin	        sta_condition <= #1 1'b0;	        sto_condition <= #1 1'b0;	    end	  else if (rst)	    begin

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91久久精品一区二区三| 欧美久久久久免费| 午夜激情一区二区三区| 久久久久成人黄色影片| 欧美性大战xxxxx久久久| 粉嫩绯色av一区二区在线观看| 午夜精品久久久久久久99樱桃| 国产日韩成人精品| 日韩一区二区在线观看视频播放| 97国产一区二区| 国产麻豆视频精品| 日韩福利电影在线| 亚洲欧美乱综合| 精品乱码亚洲一区二区不卡| 色先锋aa成人| gogo大胆日本视频一区| 蜜臀av性久久久久蜜臀aⅴ| 亚洲一区视频在线| 国产精品成人一区二区三区夜夜夜| 欧美亚洲国产一区二区三区va| 国产精品水嫩水嫩| 欧美性色aⅴ视频一区日韩精品| 成人一区二区三区在线观看| 色噜噜狠狠成人中文综合| 国产精一品亚洲二区在线视频| 婷婷综合另类小说色区| 亚洲最色的网站| 亚洲免费视频中文字幕| 国产精品国产三级国产普通话蜜臀 | 欧美日韩一区二区在线观看视频 | 亚洲精品国产高清久久伦理二区 | 亚洲国产精品自拍| 亚洲情趣在线观看| 亚洲人成亚洲人成在线观看图片| 亚洲国产高清aⅴ视频| 久久久久久亚洲综合| 2017欧美狠狠色| 精品盗摄一区二区三区| 日韩一级黄色大片| 精品理论电影在线观看| 欧美精品一区男女天堂| 欧美精品一区男女天堂| 久久综合久久久久88| 久久久久久久久久久久久久久99| 久久这里只有精品首页| 国产亚洲婷婷免费| 国产清纯白嫩初高生在线观看91| 欧美极品xxx| 国产精品理伦片| 亚洲欧美激情一区二区| 亚洲欧美日韩成人高清在线一区| 一区二区三区在线免费播放| 一区二区三区精品久久久| 亚洲成人在线观看视频| 日产欧产美韩系列久久99| 全国精品久久少妇| 精品在线观看视频| 国产.欧美.日韩| 99久久99久久精品国产片果冻| 色综合久久中文综合久久牛| 欧美日韩国产在线观看| 日韩精品中文字幕在线一区| 久久久亚洲精华液精华液精华液| 国产精品美女久久久久久久久| 综合亚洲深深色噜噜狠狠网站| 亚洲色图制服诱惑| 日韩高清不卡在线| 国产91在线观看丝袜| 99精品在线免费| 欧美二区三区91| 国产亚洲精品资源在线26u| 亚洲色图制服丝袜| 日韩高清不卡在线| 福利91精品一区二区三区| 99久久久无码国产精品| 欧美二区乱c少妇| 国产欧美一区二区精品仙草咪| 亚洲欧美日韩国产成人精品影院| 日日骚欧美日韩| 国产麻豆91精品| 在线免费不卡电影| 精品国产乱码久久久久久久| 亚洲色图视频网站| 精品一区二区三区蜜桃| 一本到一区二区三区| 日韩亚洲欧美一区| 亚洲欧美一区二区在线观看| 日韩精品欧美精品| 懂色av中文一区二区三区| 欧美午夜精品一区二区三区| 国产婷婷色一区二区三区 | 日韩理论电影院| 肉色丝袜一区二区| av爱爱亚洲一区| 日韩一区二区视频在线观看| 中文字幕在线观看一区二区| 奇米色777欧美一区二区| 91视频www| 精品国产91久久久久久久妲己| 亚洲免费毛片网站| 国产美女av一区二区三区| 欧美日韩视频一区二区| 国产精品家庭影院| 国产真实精品久久二三区| 欧美色男人天堂| 中文字幕在线不卡视频| 激情偷乱视频一区二区三区| 欧美日韩精品欧美日韩精品一综合| 欧美高清一级片在线观看| 久久www免费人成看片高清| 欧美羞羞免费网站| 国产精品视频看| 极品美女销魂一区二区三区免费| 欧美最猛性xxxxx直播| 中文字幕亚洲一区二区va在线| 国产最新精品精品你懂的| 制服.丝袜.亚洲.中文.综合| 一二三区精品视频| av资源网一区| 欧美国产精品v| 国产在线精品一区二区不卡了 | 日韩一区二区三区视频| 一二三四区精品视频| 91原创在线视频| 中文子幕无线码一区tr| 久久av中文字幕片| 日韩亚洲欧美在线| 免费观看日韩av| 日韩一级黄色大片| 久久精品国产99国产| 日韩天堂在线观看| 肉色丝袜一区二区| 91精品久久久久久久99蜜桃| 视频一区国产视频| 欧美日韩国产经典色站一区二区三区 | 国产欧美一区二区精品仙草咪| 国产一区二区三区电影在线观看 | 国产激情一区二区三区四区| 久久精品亚洲麻豆av一区二区| 久久99精品国产麻豆婷婷 | 国产亚洲精品bt天堂精选| 精品综合久久久久久8888| 亚洲精品在线三区| 国产成人免费网站| 国产精品日产欧美久久久久| 成人黄色a**站在线观看| 中文字幕中文乱码欧美一区二区| av男人天堂一区| 亚洲图片激情小说| 色综合久久综合| 亚洲r级在线视频| 日韩一区二区三区四区五区六区| 九九久久精品视频| 久久精品人人做| 91婷婷韩国欧美一区二区| 亚洲欧美日韩电影| 欧美电影一区二区| 久久成人羞羞网站| 国产女人18毛片水真多成人如厕 | 精品视频免费在线| 日韩专区中文字幕一区二区| 日韩欧美电影一二三| 国产aⅴ综合色| 亚洲丝袜另类动漫二区| 欧美在线你懂得| 久久99精品一区二区三区| 国产婷婷色一区二区三区四区| av午夜精品一区二区三区| 亚洲福利一区二区| 精品国产网站在线观看| 成人国产在线观看| 亚洲成人资源网| 久久蜜桃av一区精品变态类天堂| 91丨porny丨在线| 日韩电影一二三区| 欧美激情在线看| 欧美久久久久久久久中文字幕| 久久国产精品99久久久久久老狼 | 欧美成人a在线| 99热精品一区二区| 日韩精品成人一区二区在线| 欧美国产97人人爽人人喊| 欧美日韩一区二区三区四区五区 | www.爱久久.com| 亚洲午夜免费电影| 2014亚洲片线观看视频免费| 欧美中文字幕一区二区三区亚洲| 久久精品国产一区二区三区免费看| 国产精品久久久久久久久免费丝袜| 欧美日韩精品一区二区在线播放| 国产激情一区二区三区四区 | 亚洲欧洲一区二区在线播放| 4438x成人网最大色成网站| 99久久亚洲一区二区三区青草 | 91麻豆文化传媒在线观看| 紧缚奴在线一区二区三区| 亚洲一二三区视频在线观看| 欧美韩国日本一区| 日韩女优av电影在线观看| 91浏览器打开|