亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? display.rpt

?? 關于自動打鈴器的程序設計。應該還是不錯的哦!~
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Informatione:\pc-2lab2\maxplusii\max2work\vhdlwork\autoring\display.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 11/08/2005 09:15:07

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DISPLAY


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

display   EP1K30QC208-3    22     11     0    0         0  %    96       5  %

User Pins:                 22     11     0  



Project Informatione:\pc-2lab2\maxplusii\max2work\vhdlwork\autoring\display.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K30QC208-3 are preliminary


Device-Specific Information:e:\pc-2lab2\maxplusii\max2work\vhdlwork\autoring\display.rpt
display

***** Logic for device 'display' compiled without errors.




Device: EP1K30QC208-3

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                                                         
                  h       h             h                                                                                
                  o m m s o R   R R R R o     R R R R R   R R   m m m   R R   R R R R R R   R R R R R   R R R R R R   R  
                s u i i e u E   E E E E u s   E E E E E   E E   i i i   E E   E E E E E E   E E E E E   E E E E E E a E  
                e r n n c r S V S S S S r e   S S S S S   S S V n n n   S S   S S S S S S   S S S S S   S S S S S S d S  
                c l l l l h E C E E E E h c V E E E E E   E E C h h h   E E V E E E E E E   E E E E E V E E E E E E d E  
                d d d d d d R C R R R R d d C R R R R R   R R C d d d   R R C R R R R R R   R R R R R C R R R R R R s R  
                i i i i i i V I V V V V i i C V V V V V G V V I i i i G V V C V V V V V V G V V V V V C V V V V V V e V  
                s s s s s s E N E E E E s s I E E E E E N E E N s s s N E E I E E E E E E N E E E E E I E E E E E E l E  
                4 1 0 2 0 0 D T D D D D 1 6 O D D D D D D D D T 0 2 1 D D D O D D D D D D D D D D D D O D D D D D D 1 D  
              ----------------------------------------------------------------------------------------------------------_ 
             / 208 206 204 202 200 198 196 194 192 190 188 186 184 182 180 178 176 174 172 170 168 166 164 162 160 158   |_ 
            /    207 205 203 201 199 197 195 193 191 189 187 185 183 181 179 177 175 173 171 169 167 165 163 161 159 157    | 
      #TCK |  1                                                                                                         156 | ^DATA0 
^CONF_DONE |  2                                                                                                         155 | ^DCLK 
     ^nCEO |  3                                                                                                         154 | ^nCE 
      #TDO |  4                                                                                                         153 | #TDI 
     VCCIO |  5                                                                                                         152 | VCCINT 
       GND |  6                                                                                                         151 | GND 
 hourldis3 |  7                                                                                                         150 | secldis1 
  sechdis2 |  8                                                                                                         149 | minldis1 
  minldis3 |  9                                                                                                         148 | addsel2 
   secdis2 | 10                                                                                                         147 | secdis1 
   secdis5 | 11                                                                                                         146 | VCCIO 
  RESERVED | 12                                                                                                         145 | GND 
  RESERVED | 13                                                                                                         144 | RESERVED 
  RESERVED | 14                                                                                                         143 | RESERVED 
  RESERVED | 15                                                                                                         142 | RESERVED 
  RESERVED | 16                                                                                                         141 | RESERVED 
  RESERVED | 17                                                                                                         140 | RESERVED 
  RESERVED | 18                                                                                                         139 | secdis7 
  RESERVED | 19                                                                                                         138 | VCCIO 
       GND | 20                                                                                                         137 | GND 
    VCCINT | 21                                                                                                         136 | RESERVED 
     VCCIO | 22                                                                                                         135 | RESERVED 
       GND | 23                                                                                                         134 | RESERVED 
  RESERVED | 24                                                                                                         133 | RESERVED 
  RESERVED | 25                                                                                                         132 | RESERVED 
  RESERVED | 26                                                                                                         131 | RESERVED 
  RESERVED | 27                                              EP1K30QC208-3                                              130 | VCCINT 
  RESERVED | 28                                                                                                         129 | GND 
  RESERVED | 29                                                                                                         128 | RESERVED 
  RESERVED | 30                                                                                                         127 | RESERVED 
  RESERVED | 31                                                                                                         126 | RESERVED 
       GND | 32                                                                                                         125 | RESERVED 
    VCCINT | 33                                                                                                         124 | VCCINT 
     VCCIO | 34                                                                                                         123 | GND 
       GND | 35                                                                                                         122 | RESERVED 
  RESERVED | 36                                                                                                         121 | RESERVED 
  RESERVED | 37                                                                                                         120 | RESERVED 
  RESERVED | 38                                                                                                         119 | RESERVED 
  RESERVED | 39                                                                                                         118 | VCCIO 
  RESERVED | 40                                                                                                         117 | GND 
  RESERVED | 41                                                                                                         116 | RESERVED 
     VCCIO | 42                                                                                                         115 | RESERVED 
       GND | 43                                                                                                         114 | RESERVED 
  RESERVED | 44                                                                                                         113 | RESERVED 
  RESERVED | 45                                                                                                         112 | RESERVED 
  RESERVED | 46                                                                                                         111 | RESERVED 
  RESERVED | 47                                                                                                         110 | VCCIO 
    VCCINT | 48                                                                                                         109 | GND 
       GND | 49                                                                                                         108 | ^MSEL0 
      #TMS | 50                                                                                                         107 | ^MSEL1 
     #TRST | 51                                                                                                         106 | VCCINT 
  ^nSTATUS | 52                                                                                                         105 | ^nCONFIG 
           |      54  56  58  60  62  64  66  68  70  72  74  76  78  80  82  84  86  88  90  92  94  96  98 100 102 104  _| 
            \   53  55  57  59  61  63  65  67  69  71  73  75  77  79  81  83  85  87  89  91  93  95  97  99 101 103   | 
             \----------------------------------------------------------------------------------------------------------- 
                R R s R R R G R s h h R R V R s R R R V R s R G V s s s G G R V R R R R R a V R R R R R r V R R R R R R  
                E E e E E E N E e o o E E C E e E E E C E e E N C e c e N N E C E E E E E d C E E E E E e C E E E E E E  
                S S c S S S D S c u u S S C S c S S S C S c S D C c l c D D S C S S S S S d C S S S S S s C S S S S S S  
                E E l E E E   E l r r E E I E d E E E I E d E   I h k h     E I E E E E E s I E E E E E e I E E E E E E  
                R R d R R R   R d l l R R O R i R R R N R i R   N d   d     R O R R R R R e N R R R R R t O R R R R R R  
                V V i V V V   V i d d V V   V s V V V T V s V   T i   i     V   V V V V V l T V V V V V     V V V V V V  
                E E s E E E   E s i i E E   E 0 E E E   E 3 E     s   s     E   E E E E E 0   E E E E E     E E E E E E  
                D D 3 D D D   D 2 s s D D   D   D D D   D   D     1   0     D   D D D D D     D D D D D     D D D D D D  
                                  0 2                                                                                    
                                                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:e:\pc-2lab2\maxplusii\max2work\vhdlwork\autoring\display.rpt
display

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A2       8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    0/2    0/2      11/22( 50%)   
A11      8/ 8(100%)   1/ 8( 12%)   6/ 8( 75%)    1/2    0/2       2/22(  9%)   
A19      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      18/22( 81%)   
A22      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2      18/22( 81%)   
A23      8/ 8(100%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      20/22( 90%)   
A24      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2       5/22( 22%)   
A25      7/ 8( 87%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2      20/22( 90%)   
A26      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2       8/22( 36%)   
A27      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A28      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       4/22( 18%)   
A30      8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    0/2    0/2      10/22( 45%)   
A32      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    0/2    0/2       5/22( 22%)   
A35      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    0/2    0/2       4/22( 18%)   
A36      6/ 8( 75%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      17/22( 77%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            27/141    ( 19%)
Total logic cells used:                         96/1728   (  5%)
Total embedded cells used:                       0/96     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 3.69/4    ( 92%)
Total fan-in:                                 355/6912    (  5%)

Total input pins required:                      22
Total input I/O cell registers required:         0
Total output pins required:                     11
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     96
Total flipflops required:                        3
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        20/1728   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  14  15  16  17  18  EA  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  Total(LC/EC)
 A:      0   8   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   8   0   0   8   8   8   7   8   1   2   0   8   0   8   0   0   8   6     96/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   8   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   8   0   0   8   8   8   7   8   1   2   0   8   0   8   0   0   8   6     96/0  



Device-Specific Information:e:\pc-2lab2\maxplusii\max2work\vhdlwork\autoring\display.rpt
display

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
 203      -     -    -    32      INPUT             ^    0    0    0    5  hourhdis0
 196      -     -    -    27      INPUT             ^    0    0    0    5  hourhdis1
  62      -     -    -    28      INPUT             ^    0    0    0    9  hourldis0
 207      -     -    -    35      INPUT             ^    0    0    0   10  hourldis1
  63      -     -    -    27      INPUT             ^    0    0    0   10  hourldis2
   7      -     -    A    --      INPUT             ^    0    0    0   10  hourldis3
 184      -     -    -    --      INPUT             ^    0    0    0    8  minhdis0
 182      -     -    -    --      INPUT             ^    0    0    0    8  minhdis1
 183      -     -    -    --      INPUT             ^    0    0    0    8  minhdis2
 206      -     -    -    34      INPUT             ^    0    0    0    9  minldis0
 149      -     -    A    --      INPUT             ^    0    0    0   10  minldis1
 205      -     -    -    34      INPUT             ^    0    0    0   10  minldis2
   9      -     -    A    --      INPUT             ^    0    0    0   10  minldis3
  97      -     -    -    07      INPUT             ^    0    0    0    1  reset
  79      -     -    -    --      INPUT  G          ^    0    0    0    0  sclk
  80      -     -    -    --      INPUT             ^    0    0    0    8  sechdis0
  78      -     -    -    --      INPUT             ^    0    0    0    8  sechdis1
   8      -     -    A    --      INPUT             ^    0    0    0    7  sechdis2
 204      -     -    -    33      INPUT             ^    0    0    0    8  secldis0
 150      -     -    A    --      INPUT             ^    0    0    0    9  secldis1
  61      -     -    -    29      INPUT             ^    0    0    0    9  secldis2
  55      -     -    -    34      INPUT             ^    0    0    0    9  secldis3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\pc-2lab2\maxplusii\max2work\vhdlwork\autoring\display.rpt
display

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  90      -     -    -    12     OUTPUT                 0    1    0    0  addsel0
 158      -     -    -    02     OUTPUT                 0    1    0    0  addsel1
 148      -     -    A    --     OUTPUT                 0    1    0    0  addsel2
  68      -     -    -    24     OUTPUT                 0    1    0    0  secdis0
 147      -     -    A    --     OUTPUT                 0    1    0    0  secdis1
  10      -     -    A    --     OUTPUT                 0    1    0    0  secdis2
  74      -     -    -    20     OUTPUT                 0    1    0    0  secdis3
 208      -     -    -    36     OUTPUT                 0    1    0    0  secdis4
  11      -     -    A    --     OUTPUT                 0    1    0    0  secdis5
 195      -     -    -    26     OUTPUT                 0    1    0    0  secdis6
 139      -     -    B    --     OUTPUT                 0    0    0    0  secdis7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:e:\pc-2lab2\maxplusii\max2work\vhdlwork\autoring\display.rpt
display

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    A    11       SOFT    s   !       1    0    0    3  reset~1
   -      3     -    A    11       DFFE   +            0    3    0    5  cursta2 (:37)
   -      2     -    A    11       DFFE   +            0    4    0    6  cursta1 (:38)
   -      4     -    A    11       DFFE   +            0    2    0    6  cursta0 (:39)
   -      1     -    A    24        OR2        !       4    0    0    2  :1346
   -      5     -    A    24        OR2        !       4    0    0    2  :1358
   -      4     -    A    30       AND2                4    0    0    4  :1370
   -      8     -    A    30        OR2                4    0    0    1  :1433
   -      8     -    A    24        OR2                4    0    0    1  :1486

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产成人综合亚洲91猫咪| 亚洲成av人片一区二区| 国产成人综合在线播放| 国产午夜精品久久久久久久| 国产成人精品在线看| 国产精品嫩草影院av蜜臀| 99视频精品全部免费在线| 亚洲午夜激情网页| 日韩一区二区免费在线观看| 国产精品一级二级三级| 中文字幕在线不卡视频| 欧美日韩午夜在线视频| 精一区二区三区| 国产精品免费视频观看| 欧美日韩国产免费| 国产成人精品亚洲777人妖| 日韩成人伦理电影在线观看| 蜜桃精品在线观看| 欧美在线观看一区二区| 免费精品视频最新在线| 日韩视频免费观看高清完整版在线观看| 免费精品视频最新在线| 国产精品国产精品国产专区不片| 欧美日韩一区二区在线观看视频| 久久国产精品99精品国产| 亚洲图片你懂的| 日韩精品中文字幕一区| 不卡的av在线播放| 日本成人在线网站| 亚洲人成网站色在线观看| 日韩午夜激情av| 96av麻豆蜜桃一区二区| 日日夜夜一区二区| 自拍偷在线精品自拍偷无码专区 | 亚洲二区在线观看| 国产婷婷一区二区| 欧美日韩久久一区二区| 粉嫩av一区二区三区粉嫩| 日韩国产精品久久| 一区二区中文字幕在线| 精品欧美久久久| 日本道色综合久久| 国产91色综合久久免费分享| 天堂av在线一区| 亚洲欧美国产77777| 精品国产露脸精彩对白| 欧美年轻男男videosbes| av在线一区二区| 国产美女主播视频一区| 日本vs亚洲vs韩国一区三区 | 国产精品伦一区二区三级视频| 欧美精品vⅰdeose4hd| 99精品黄色片免费大全| 日韩一区二区精品在线观看| 欧洲精品一区二区三区在线观看| 国产一区二区美女| 久久精品二区亚洲w码| 亚洲另类一区二区| 中文字幕一区二区视频| 久久精品视频免费| 久久亚洲综合色| 日韩欧美成人一区二区| 欧美一级二级三级乱码| 欧美日韩久久不卡| 欧美日韩一区国产| 欧美日韩一区二区三区免费看 | 国产精品久久福利| 久久久久88色偷偷免费| 26uuu成人网一区二区三区| 日韩午夜av电影| 日韩三级免费观看| 日韩精品一区二区三区四区视频 | 国产很黄免费观看久久| 国产乱子伦视频一区二区三区| 精品一区免费av| 国产在线播放一区三区四| 国产九色精品成人porny| 国产美女在线精品| 成人av网站在线| 99久久精品国产毛片| 91丝袜美女网| 欧美性极品少妇| 欧美日韩精品一二三区| 制服丝袜国产精品| 精品卡一卡二卡三卡四在线| 26uuu精品一区二区| 国产亚洲精品资源在线26u| 国产欧美在线观看一区| 自拍偷拍欧美精品| 亚洲v精品v日韩v欧美v专区| 午夜av一区二区三区| 美女脱光内衣内裤视频久久网站| 久久99热国产| 波多野结衣精品在线| 在线观看国产精品网站| 欧美一区二区女人| 久久久精品免费免费| 亚洲色图另类专区| 亚洲成人自拍网| 精品一区二区成人精品| 国产成人免费高清| 欧美主播一区二区三区美女| 91精品国产欧美一区二区| 久久精品欧美日韩精品| 亚洲欧美国产77777| 美腿丝袜在线亚洲一区| 成人免费av资源| 欧美日韩国产电影| 国产午夜亚洲精品理论片色戒 | 久久久久久久久久久黄色| 国产精品色一区二区三区| 亚洲小说春色综合另类电影| 久久99精品国产.久久久久久| 成人看片黄a免费看在线| 欧美日韩午夜在线视频| 国产亚洲人成网站| 亚洲最色的网站| 国产九色sp调教91| 欧美日韩一区二区三区不卡| 国产欧美一区二区三区沐欲| 91视频精品在这里| 日韩欧美国产综合在线一区二区三区 | 欧美电视剧在线看免费| 亚洲视频在线观看三级| 久久99精品国产.久久久久| 色综合久久久久综合| 欧美xxxxxxxx| 亚洲成a人在线观看| 丰满放荡岳乱妇91ww| 日韩一级完整毛片| 亚洲人成网站色在线观看| 国产一区二区三区久久悠悠色av| 在线亚洲+欧美+日本专区| 国产午夜精品久久| 狂野欧美性猛交blacked| 色综合久久88色综合天天| 国产视频一区在线观看| 麻豆国产精品视频| 欧美日韩成人一区| 曰韩精品一区二区| 不卡视频在线观看| 日本一区二区三区久久久久久久久不 | 国产精品国产三级国产普通话99 | 国产精品久久毛片a| 麻豆91小视频| 欧美日韩亚洲综合一区 | 国产精品久线在线观看| 精品一区二区影视| 6080日韩午夜伦伦午夜伦| 亚洲综合色噜噜狠狠| 91在线视频官网| 亚洲欧洲日本在线| 99久久精品免费看国产免费软件| 国产网站一区二区三区| 国产一区激情在线| 久久综合网色—综合色88| 免费欧美在线视频| 日韩一级完整毛片| 久久99精品久久久| 欧美电视剧免费全集观看| 老司机精品视频一区二区三区| 欧美一级高清大全免费观看| 日韩精品电影在线| 91精品国产高清一区二区三区蜜臀| 亚洲国产乱码最新视频| 欧美亚洲综合一区| 亚洲午夜一二三区视频| 欧美特级限制片免费在线观看| 有坂深雪av一区二区精品| 在线观看一区二区精品视频| 亚洲午夜成aⅴ人片| 欧美日韩国产三级| 免费高清不卡av| 久久精品免费在线观看| 成人国产精品免费| 亚洲色图视频网| 欧美日韩一区三区| 久久精品理论片| 亚洲国产精华液网站w| 99久久久无码国产精品| 一个色妞综合视频在线观看| 欧美日韩黄色影视| 伦理电影国产精品| 亚洲国产高清在线观看视频| 大美女一区二区三区| 亚洲日本一区二区三区| 欧美视频第二页| 久久se精品一区精品二区| 久久九九国产精品| 在线精品视频小说1| 日韩经典中文字幕一区| 国产三级精品三级在线专区| av高清久久久| 视频一区在线播放| 国产亚洲精品aa| 91福利视频在线| 精品亚洲成a人| 亚洲免费在线视频| 日韩免费性生活视频播放| 成人午夜av在线|