亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? edk9.1關于xilinx大學計劃培訓的實例程序
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xipif_v1_23_b.h,v 1.5 2005/09/26 16:04:52 trujillo Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.h** The XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- ---------------------------------------------------------* 1.23b jhl  02/27/01 Repartioned to minimize size* 1.23b rpm  07/16/04 Changed ifdef for circular inclusion to be more qualified* 1.23b rpm  08/17/04 Doxygenated for inclusion of API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************/#ifndef XIPIF_V123B_H /* prevent circular inclusions */#define XIPIF_V123B_H /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/***************************** Include Files *********************************/#include "xbasic_types.h"#include "xstatus.h"#include "xversion.h"/************************** Constant Definitions *****************************//** @name Register Offsets * * The following constants define the register offsets for the registers of the * IPIF, there are some holes in the memory map for reserved addresses to allow * other registers to be added and still match the memory map of the interrupt * controller registers * @{ */#define XIIF_V123B_DISR_OFFSET     0UL  /**< device interrupt status register */#define XIIF_V123B_DIPR_OFFSET     4UL  /**< device interrupt pending register */#define XIIF_V123B_DIER_OFFSET     8UL  /**< device interrupt enable register */#define XIIF_V123B_DIIR_OFFSET     24UL /**< device interrupt ID register */#define XIIF_V123B_DGIER_OFFSET    28UL /**< device global interrupt enable register */#define XIIF_V123B_IISR_OFFSET     32UL /**< IP interrupt status register */#define XIIF_V123B_IIER_OFFSET     40UL /**< IP interrupt enable register */#define XIIF_V123B_RESETR_OFFSET   64UL /**< reset register *//* @} *//** * The value used for the reset register to reset the IPIF */#define XIIF_V123B_RESET_MASK             0xAUL/** * The following constant is used for the device global interrupt enable * register, to enable all interrupts for the device, this is the only bit * in the register */#define XIIF_V123B_GINTR_ENABLE_MASK      0x80000000UL/** * The mask to identify each internal IPIF error condition in the device * registers of the IPIF. Interrupts are assigned in the register from LSB * to the MSB */#define XIIF_V123B_ERROR_MASK             1UL     /**< LSB of the register *//** @name Interrupt IDs * * The interrupt IDs which identify each internal IPIF condition, this value * must correlate with the mask constant for the error * @{ */#define XIIF_V123B_ERROR_INTERRUPT_ID     0    /**< interrupt bit #, (LSB = 0) */#define XIIF_V123B_NO_INTERRUPT_ID        128  /**< no interrupts are pending *//* @} *//**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//*****************************************************************************//**** Reset the IPIF component and hardware.  This is a destructive operation that* could cause the loss of data since resetting the IPIF of a device also* resets the device using the IPIF and any blocks, such as FIFOs or DMA* channels, within the IPIF.  All registers of the IPIF will contain their* reset value when this function returns.** @param RegBaseAddress contains the base address of the IPIF registers.** @return   None** @note     None*******************************************************************************/#define XIIF_V123B_RESET(RegBaseAddress) \    XIo_Out32(RegBaseAddress + XIIF_V123B_RESETR_OFFSET, XIIF_V123B_RESET_MASK)/*****************************************************************************//**** This macro sets the device interrupt status register to the value.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level rather* than a more detailed level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.  Writing any of* the non-latched bits of the register will have no effect on the register.** For the latched bits of this register only, setting a bit which is zero* within this register causes an interrupt to generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.  This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes the specified value to the register such that* some bits may be set and others cleared.  It is the caller's responsibility* to get the value of the register prior to setting the value to prevent a* destructive behavior.** @param RegBaseAddress contains the base address of the IPIF registers.** @param Status contains the value to be written to the interrupt status*        register of the device.  The only bits which can be written are*        the latched bits which contain the internal IPIF conditions.  The*        following values may be used to set the status register or clear an*        interrupt condition.*        - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return   None.** @note     None.*******************************************************************************/#define XIIF_V123B_WRITE_DISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET, (Status))/*****************************************************************************//**** This macro gets the device interrupt status register contents.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.** For only the latched bits of this register, the interrupt may be cleared by* writing to these bits in the status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** A status which contains the value read from the interrupt status register of* the device. The bit definitions are specific to the device with* the exception of the latched internal IPIF condition bits. The following* values may be used to detect internal IPIF conditions in the status.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @note** None.*******************************************************************************/#define XIIF_V123B_READ_DISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET)/*****************************************************************************//**** This function sets the device interrupt enable register contents.* This register controls which interrupt sources of the device are allowed to* generate an interrupt.  The device global interrupt enable register must also* be set appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt.  Clearing a bit in this register* disables interrupt generation for that interrupt source.** This function writes only the specified value to the register such that* some interrupts source may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** An interrupt source may not be enabled to generate an interrupt, but can* still be polled in the interrupt status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @param** Enable contains the value to be written to the interrupt enable register* of the device.  The bit definitions are specific to the device with* the exception of the internal IPIF conditions. The following* values may be used to enable the internal IPIF conditions interrupts.*   - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return** None.** @note** Signature: Xuint32 XIIF_V123B_WRITE_DIER(Xuint32 RegBaseAddress,*                                          Xuint32 Enable)*******************************************************************************/#define XIIF_V123B_WRITE_DIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET, (Enable))/*****************************************************************************//**** This function gets the device interrupt enable register contents.* This register controls which interrupt sources of the device* are allowed to generate an interrupt.  The device global interrupt enable* register and the device interrupt enable register must also be set* appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt if the global enable is set* appropriately.  Clearing a bit in this register disables interrupt generation* for that interrupt source regardless of the global interrupt enable.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** The value read from the interrupt enable register of the device.  The bit* definitions are specific to the device with the exception of the internal* IPIF conditions. The following values may be used to determine from the* value if the internal IPIF conditions interrupts are enabled.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品福利影院| 93久久精品日日躁夜夜躁欧美| 国产91高潮流白浆在线麻豆 | 综合分类小说区另类春色亚洲小说欧美 | 国产精品久久久久久妇女6080| 亚洲一区二三区| 播五月开心婷婷综合| 欧美一级国产精品| 亚洲国产综合人成综合网站| 粉嫩欧美一区二区三区高清影视| 欧美一区二区免费观在线| 亚洲乱码国产乱码精品精98午夜 | 久久精品夜色噜噜亚洲a∨| 婷婷国产v国产偷v亚洲高清| 91亚洲国产成人精品一区二区三| 亚洲主播在线观看| 国产91综合一区在线观看| 91精品午夜视频| 亚洲网友自拍偷拍| 日本道在线观看一区二区| 亚洲国产精品传媒在线观看| 久久99精品视频| 欧美一区午夜精品| 三级成人在线视频| 欧美日韩国产精选| 亚洲成人一区二区| 91电影在线观看| 亚洲精品欧美激情| 色中色一区二区| 尤物av一区二区| 欧日韩精品视频| 一区二区三区日本| 91麻豆视频网站| 亚洲女同ⅹxx女同tv| 91在线精品秘密一区二区| 国产精品久久三| 成人黄页在线观看| 国产精品全国免费观看高清| 成人在线视频首页| 国产精品亲子乱子伦xxxx裸| 成人免费高清视频| 亚洲视频一区二区在线观看| 色婷婷av久久久久久久| 亚洲一二三区视频在线观看| 91精品免费观看| 蜜臀a∨国产成人精品| 欧美成人猛片aaaaaaa| 国产经典欧美精品| 亚洲日本韩国一区| 欧美剧情片在线观看| 美女一区二区在线观看| 国产亚洲成aⅴ人片在线观看| 国产成人一区在线| 亚洲日本一区二区三区| 欧美色网一区二区| 国模冰冰炮一区二区| 国产精品久久久久久久久快鸭 | 亚洲女人小视频在线观看| 在线影院国内精品| 麻豆精品一区二区综合av| 久久精品亚洲一区二区三区浴池| aaa欧美色吧激情视频| 午夜视频在线观看一区| xfplay精品久久| 色婷婷狠狠综合| 日本亚洲视频在线| 国产精品欧美一区喷水| 欧美性大战xxxxx久久久| 国产一区二区调教| 夜夜精品浪潮av一区二区三区| 日韩丝袜美女视频| 色综合久久久久久久久| 蜜桃久久久久久| 亚洲欧美在线另类| 精品国内二区三区| 色欧美日韩亚洲| 国产麻豆成人精品| 午夜视频一区二区| 国产精品国产三级国产a| 在线成人免费视频| 91美女蜜桃在线| 国模少妇一区二区三区| 亚洲综合区在线| 国产精品看片你懂得| 欧美电影精品一区二区| 欧美亚洲综合色| 99久久婷婷国产综合精品| 日本人妖一区二区| 亚洲美腿欧美偷拍| 国产精品理伦片| 精品电影一区二区| 制服丝袜成人动漫| 欧美综合视频在线观看| av不卡在线观看| 国产成人av资源| 久久99国产精品成人| 午夜精品久久久| 亚洲精品免费电影| 亚洲天堂av老司机| 国产免费久久精品| 日韩女优电影在线观看| 91麻豆精品91久久久久同性| 日本乱码高清不卡字幕| 9久草视频在线视频精品| 大美女一区二区三区| 韩国v欧美v亚洲v日本v| 久久99蜜桃精品| 麻豆国产精品官网| 日本特黄久久久高潮| 亚洲 欧美综合在线网络| 玉米视频成人免费看| 亚洲人xxxx| 亚洲免费电影在线| 一区二区三区资源| 夜夜嗨av一区二区三区中文字幕 | 国产三级精品三级在线专区| 日韩精品一区二区三区中文不卡| 在线播放中文一区| 日韩欧美一级特黄在线播放| 欧美电影免费观看高清完整版在线| 3atv一区二区三区| 精品国一区二区三区| 国产视频一区二区在线| 久久精品水蜜桃av综合天堂| 国产欧美一区视频| 国产精品国产成人国产三级| 国产精品灌醉下药二区| 亚洲精品日韩综合观看成人91| 亚洲精品中文字幕乱码三区| 亚洲国产成人va在线观看天堂| 日韩精品一卡二卡三卡四卡无卡| 午夜亚洲国产au精品一区二区| 免费观看一级特黄欧美大片| 精品一区二区在线视频| 从欧美一区二区三区| 色噜噜狠狠色综合欧洲selulu| 欧美在线观看视频一区二区三区| 欧美军同video69gay| 精品精品国产高清a毛片牛牛| 欧美激情一区不卡| 亚洲永久精品国产| 裸体一区二区三区| 成人一区二区视频| 色94色欧美sute亚洲13| 日韩一区和二区| 国产精品欧美一区喷水| 亚洲不卡在线观看| 国产精品一区二区果冻传媒| 91一区二区在线观看| 日韩欧美第一区| 国产精品久久久久婷婷| 午夜激情一区二区| 成人在线视频一区二区| 欧美人xxxx| 欧美激情在线看| 日韩精品电影一区亚洲| 成人精品国产一区二区4080| 欧美日韩精品一区二区三区四区 | 亚洲色大成网站www久久九九| 亚洲国产中文字幕在线视频综合 | 国产色产综合色产在线视频 | 裸体健美xxxx欧美裸体表演| eeuss鲁片一区二区三区在线观看| 欧美中文一区二区三区| 久久久亚洲高清| 亚洲午夜视频在线观看| 大白屁股一区二区视频| 欧美一区二区视频在线观看2020 | 日本不卡在线视频| 91亚洲精品乱码久久久久久蜜桃| 欧美videossexotv100| 亚洲精品亚洲人成人网在线播放| 国产麻豆视频一区| 欧美一级日韩一级| 亚洲男女一区二区三区| 国产成人午夜电影网| 3atv在线一区二区三区| 一区二区三区中文在线观看| 成人久久视频在线观看| 精品久久久久香蕉网| 午夜精品久久久久久久蜜桃app | 国产成人综合在线观看| 日韩一区二区精品葵司在线 | 欧美日韩你懂的| 亚洲素人一区二区| 高清在线不卡av| 久久先锋影音av| 精品一区二区日韩| 欧美一区二区久久| 日韩激情av在线| 欧美日韩1234| 午夜亚洲福利老司机| 欧美日韩另类一区| 亚洲成人激情av| 精品视频在线免费观看| 亚洲一二三四区不卡| 欧美日韩国产精品自在自线| 亚洲图片自拍偷拍| 欧美乱妇15p| 免费的国产精品|