亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xparameters.h

?? edk9.1關于xilinx大學計劃培訓的實例程序
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xparameters.h,v 1.69 2005/09/26 19:11:51 trujillo Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xparameters.h** This file contains system parameters for the Xilinx device driver environment.* It is a representation of the system in that it contains the number of each* device in the system as well as the parameters and memory map for each* device.  The user can view this file to obtain a summary of the devices in* their system and the device parameters.** This file may be automatically generated by a design tool such as System* Generator.*******************************************************************************//***************************** Include Files *********************************/#ifndef XPARAMETERS_H    /* prevent circular inclusions */#define XPARAMETERS_H    /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/* unifying driver changesadded XPAR_INTC_0_ACK_BEFORE, XPAR_INTC_1_ACK_BEFOREchanged XPAR_INTC_MAX_ID to XPAR_INTC_MAX_NUM_INTR_INPUTSdeleted XPAR_INTC_0_MAX_ID, XPAR_INTC_1_MAX_ID*//************************** Constant Definitions *****************************//* * The following constants are for each device. * * An instance must exist for each physical device that exists in the system. * The device IDs in the following constants are unique between all devices to * allow device IDs to be searched in the future. *//***************************************************************************** * * System Level defines. These constants are for devices that do not require * a device driver. Examples of these types of devices include volatile RAM * devices. */#define XPAR_ZBT_NUM_INSTANCES   1#define XPAR_ZBT_0_BASE          0x00000000#define XPAR_ZBT_0_SIZE          0x00100000#define XPAR_SRAM_NUM_INSTANCES  1#define XPAR_SRAM_0_BASE         0x00100000#define XPAR_SRAM_0_SIZE         0x00200000#define XPAR_DDR_NUM_INSTANCES   1#define XPAR_DDR_0_BASE          0xF0000000#define XPAR_DDR_0_SIZE          0x01000000#define XPAR_CORE_CLOCK_FREQ_HZ  12500000#define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ  XPAR_CORE_CLOCK_FREQ_HZ/***************************************************************************** * * Interrupt Controller (Intc) defines. * DeviceID starts at 0 */#define XPAR_XINTC_NUM_INSTANCES        2          /* Number of instances */#define XPAR_INTC_MAX_NUM_INTR_INPUTS  31         /* max # inputs of all */#define XPAR_INTC_SINGLE_BASEADDR      0x70800000 /* low level driver base */#define XPAR_INTC_SINGLE_DEVICE_ID     0          /* single instance ID */#define XPAR_INTC_SINGLE_ACK_BEFORE    0xFFFF00FF /* low level driver */#define XPAR_INTC_0_DEVICE_ID          1          /* Device ID for instance */#define XPAR_INTC_0_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_0_BASEADDR           0x70800000 /* Register base address */#define XPAR_INTC_0_UARTLITE_0_VEC_ID  4          /* Interrupt source for vector */#define XPAR_INTC_0_WDTTB_0_VEC_ID     5          /* Interrupt source for vector */#define XPAR_INTC_0_WD_0_VEC_ID        6          /* Interrupt source for vector */#define XPAR_INTC_0_TMRCTR_0_VEC_ID    7          /* Interrupt source for vector */#define XPAR_INTC_0_SPI_0_VEC_ID       11         /* Interrupt source for vector */#define XPAR_INTC_0_IIC_0_VEC_ID       12         /* Interrupt source for vector */#define XPAR_INTC_0_UARTNS550_0_VEC_ID 13         /* Interrupt source for vector */#define XPAR_INTC_0_UARTNS550_1_VEC_ID 14         /* Interrupt source for vector */#define XPAR_INTC_0_EMAC_0_VEC_ID      15         /* Interrupt source for vector */#define XPAR_INTC_1_DEVICE_ID          2          /* Device ID for instance */#define XPAR_INTC_1_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_1_BASEADDR           0x70800020 /* Register base address */#define XPAR_INTC_1_OPB_TO_PLB_ERR_VEC_ID 0       /* Interrupt source for vector */#define XPAR_INTC_1_PLB_TO_OPB_ERR_VEC_ID 1       /* Interrupt source for vector *//***************************************************************************** * * Ethernet 10/100 MAC defines. * DeviceID starts at 10 */#define XPAR_XEMAC_NUM_INSTANCES      1          /* Number of instances */#define XPAR_EMAC_0_DEVICE_ID        10         /* Device ID for instance */#define XPAR_EMAC_0_BASEADDR         0x60000000 /* Device base address */#define XPAR_EMAC_0_DMA_PRESENT      XFALSE     /* Does device have DMA? */#define XPAR_EMAC_0_ERR_COUNT_EXIST  XTRUE      /* Does device have counters? */#define XPAR_EMAC_0_MII_EXIST        XTRUE      /* Does device support MII? *//***************************************************************************** * * NS16550 UART defines. * DeviceID starts at 20 */#define XPAR_XUARTNS550_NUM_INSTANCES 1          /* Number of instances */#define XPAR_UARTNS550_0_DEVICE_ID   20         /* Device ID for instance */#define XPAR_UARTNS550_0_BASEADDR    0xA0010000 /* IPIF base address */#define XPAR_UARTNS550_0_CLOCK_HZ    (66000000L)/* 66 MHz clock */#define XPAR_UARTNS550_1_DEVICE_ID   21         /* Device ID for instance */#define XPAR_UARTNS550_1_BASEADDR    0xA0000000 /* IPIF base address */#define XPAR_UARTNS550_1_CLOCK_HZ    (66000000L)/* 66 MHz clock *//***************************************************************************** * * UartLite defines. * DeviceID starts at 30 */#define XPAR_XUARTLITE_NUM_INSTANCES 1         /* Number of instances */#define XPAR_UARTLITE_0_DEVICE_ID   30         /* Device ID for instance */#define XPAR_UARTLITE_0_BASEADDR    0xA0020000 /* Device base address */#define XPAR_UARTLITE_0_BAUDRATE    19200      /* Baud rate */#define XPAR_UARTLITE_0_USE_PARITY  XFALSE     /* Parity generator enabled */#define XPAR_UARTLITE_0_ODD_PARITY  XFALSE     /* Type of parity generated */#define XPAR_UARTLITE_0_DATA_BITS   8          /* Data bits *//***************************************************************************** * * ATM controller defines. * DeviceID starts at 40 */#define XPAR_XATMC_NUM_INSTANCES     1         /* Number of instances */#define XPAR_ATMC_0_DEVICE_ID       40         /* Device ID for instance */#define XPAR_ATMC_0_BASEADDR        0x70000000 /* Device base address */#define XPAR_ATMC_0_DMA_PRESENT     XFALSE     /* Does device have DMA? *//***************************************************************************** * * Serial Peripheral Interface (SPI) defines. * DeviceID starts at 50 */#define XPAR_XSPI_NUM_INSTANCES      2          /* Number of instances */#define XPAR_SPI_0_DEVICE_ID        50         /* Device ID for instance */#define XPAR_SPI_0_BASEADDR         0x50000000 /* Device base address */#define XPAR_SPI_0_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_0_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_0_NUM_SS_BITS      32         /* Number of slave select bits */#define XPAR_SPI_1_DEVICE_ID        51         /* Device ID for instance */#define XPAR_SPI_1_BASEADDR         0x50000100 /* IPIF base address */#define XPAR_SPI_1_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_1_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_1_NUM_SS_BITS      32         /* Number of slave select bits *//***************************************************************************** * * OPB Arbiter defines. * DeviceID starts at 60 */#define XPAR_XOPBARB_NUM_INSTANCES 1           /* Number of instances */#define XPAR_OPBARB_0_DEVICE_ID    60         /* Device ID for instance */#define XPAR_OPBARB_0_BASEADDR     0x80000000 /* Register base address */#define XPAR_OPBARB_0_NUM_MASTERS  8          /* Number of masters on bus *//***************************************************************************** * * Watchdog timer/timebase (WdtTb) defines. * DeviceID starts at 70 */#define XPAR_XWDTTB_NUM_INSTANCES   1          /* Number of instances */#define XPAR_WDTTB_0_DEVICE_ID      70         /* Device ID for instance */#define XPAR_WDTTB_0_BASEADDR       0x70800040 /* Register base address *//***************************************************************************** * * Timer Counter (TmrCtr) defines. * DeviceID starts at 80 */#define XPAR_XTMRCTR_NUM_INSTANCES  2          /* Number of instances */#define XPAR_TMRCTR_0_DEVICE_ID     80         /* Device ID for instance */#define XPAR_TMRCTR_0_BASEADDR      0x70800100 /* Register base address *//***************************************************************************** * * IIC defines. * DeviceID starts at 90 */#define XPAR_XIIC_NUM_INSTANCES      2          /* Number of instances */#define XPAR_IIC_0_DEVICE_ID        90         /* Device ID for instance */#define XPAR_IIC_0_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_0_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses */#define XPAR_IIC_1_DEVICE_ID        91         /* Device ID for instance */#define XPAR_IIC_1_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_1_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses *//***************************************************************************** * * Flash defines. * DeviceID starts at 100 */#define XPAR_XFLASH_NUM_INSTANCES    1          /* Number of instances */#define XPAR_FLASH_INTEL_SUPPORT               /* Include intel flash support */#define XPAR_FLASH_0_DEVICE_ID      100        /* Device ID for first instance */#define XPAR_FLASH_0_BASEADDR       0xFF000000 /* Base address of parts */#define XPAR_FLASH_0_NUM_PARTS      2          /* Number of parts in array */#define XPAR_FLASH_0_PART_WIDTH     2          /* Width of each part in bytes */#define XPAR_FLASH_0_PART_MODE      2          /* Mode of each part in bytes *//***************************************************************************** * * GPIO defines. * DeviceID starts at 110 */#define XPAR_XGPIO_NUM_INSTANCES    1#define XPAR_GPIO_0_DEVICE_ID       110        /* Device ID for instance */#define XPAR_GPIO_0_BASEADDR        0x90000000 /* Register base address */#define XPAR_GPIO_0_INTERRUPT_PRESENT   0      /* Interrupts supported? */#define XPAR_GPIO_0_IS_DUAL             0      /* Dual channels supported? *//***************************************************************************** * * EMC defines. * DeviceID starts at 120 */#define XPAR_XEMC_NUM_INSTANCES     1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产人成综合网站| 国产综合成人久久大片91| 乱一区二区av| 色视频一区二区| 国产视频一区在线观看| 午夜日韩在线观看| 播五月开心婷婷综合| 欧美一区二区视频观看视频 | www.日韩av| 91精品国产91久久久久久最新毛片| 国产精品日日摸夜夜摸av| 青青草视频一区| 在线观看91精品国产入口| 国产欧美日产一区| 久久精品国产秦先生| 欧美三级韩国三级日本三斤| 综合激情成人伊人| 国产盗摄视频一区二区三区| 日韩一区二区在线免费观看| 亚洲与欧洲av电影| gogogo免费视频观看亚洲一| 久久精品人人做人人爽人人| 国内精品国产成人国产三级粉色| 欧美三级中文字幕| 一区二区激情视频| 97久久超碰国产精品| 久久久欧美精品sm网站| 天天影视涩香欲综合网| 欧美日韩国产精品自在自线| 一区二区理论电影在线观看| 日本丰满少妇一区二区三区| 亚洲欧美一区二区视频| 不卡一卡二卡三乱码免费网站| 国产欧美一区二区精品忘忧草| 另类调教123区| 日韩一区二区在线观看视频播放| 天堂成人国产精品一区| 在线播放亚洲一区| 日韩精品免费视频人成| 欧美日韩国产美女| 青青草伊人久久| 26uuu亚洲综合色欧美| 黄一区二区三区| 国产欧美一区二区三区在线老狼 | 成人一区二区视频| 欧美激情一区二区三区| 成av人片一区二区| 亚洲欧美激情一区二区| 色婷婷av一区二区三区软件 | 欧美三级韩国三级日本一级| 免费高清成人在线| 久久中文娱乐网| 成人av网站在线观看| 亚洲乱码中文字幕综合| 欧美日韩国产精品成人| 久久国产成人午夜av影院| 国产女同性恋一区二区| 色呦呦国产精品| 青青草91视频| 国产午夜久久久久| 色一区在线观看| 日产精品久久久久久久性色| 国产视频视频一区| 91行情网站电视在线观看高清版| 日韩专区在线视频| 日本一区二区三区四区在线视频| 色综合欧美在线| 奇米精品一区二区三区四区 | 午夜不卡av在线| 久久丝袜美腿综合| 91黄视频在线观看| 捆绑调教一区二区三区| 亚洲欧洲精品一区二区三区不卡| 欧美丝袜丝交足nylons| 韩国欧美国产一区| 一片黄亚洲嫩模| 国产色综合一区| 欧美久久久久久久久久| 国产成人精品一区二区三区网站观看| 亚洲综合在线第一页| 久久精品亚洲精品国产欧美| 欧美综合欧美视频| 成人国产精品免费观看动漫| 国产伦精品一区二区三区免费迷 | 91在线精品秘密一区二区| 日韩国产欧美在线视频| 亚洲狼人国产精品| 国产日韩精品视频一区| 欧美一区二区视频观看视频 | 欧美成人性福生活免费看| 日本二三区不卡| 丰满少妇在线播放bd日韩电影| 日韩精品久久久久久| 国产精品久久久久一区| 精品成人佐山爱一区二区| 欧美天堂一区二区三区| 成人福利电影精品一区二区在线观看 | 99久久婷婷国产精品综合| 久久99国产精品免费网站| 亚洲.国产.中文慕字在线| 亚洲摸摸操操av| 国产欧美日韩亚州综合| 欧美videofree性高清杂交| 欧美精三区欧美精三区| 91国偷自产一区二区开放时间| 国产一区美女在线| 久久91精品久久久久久秒播| 日日噜噜夜夜狠狠视频欧美人| 亚洲视频 欧洲视频| 国产精品美女久久久久av爽李琼 | 国产一区二区三区蝌蚪| 日日摸夜夜添夜夜添国产精品| 亚洲1区2区3区视频| 亚洲动漫第一页| 亚洲成a人v欧美综合天堂| 亚洲专区一二三| 亚洲第一福利视频在线| 亚洲图片欧美色图| 婷婷六月综合网| 丝袜诱惑亚洲看片 | 亚洲欧美另类在线| 亚洲人成精品久久久久| 亚洲欧美欧美一区二区三区| 亚洲靠逼com| 亚洲一区二区三区免费视频| 亚洲一线二线三线视频| 亚洲电影一区二区三区| 青青草97国产精品免费观看| 精品夜夜嗨av一区二区三区| 国产美女精品一区二区三区| 成人免费视频国产在线观看| 99精品视频一区| 欧美系列日韩一区| 欧美一区二区播放| 久久久99精品久久| 亚洲视频一二三| 日本女优在线视频一区二区| 激情五月激情综合网| 成人爱爱电影网址| 色综合天天综合在线视频| 欧美日韩综合在线免费观看| 欧美一区二区视频在线观看2022| 精品嫩草影院久久| 国产精品精品国产色婷婷| 一区二区三区加勒比av| 日本欧美大码aⅴ在线播放| 国产乱子伦一区二区三区国色天香| av在线不卡免费看| 7777精品伊人久久久大香线蕉的 | 午夜影院在线观看欧美| 老司机精品视频导航| 99热精品国产| 91麻豆精品国产91久久久资源速度 | 国产剧情av麻豆香蕉精品| 美国三级日本三级久久99| 国产精品久久久久久久久久久免费看| 国产精品久久久久桃色tv| 亚洲国产日产av| 国产一区不卡视频| 欧美在线观看一二区| 精品国产电影一区二区| 亚洲综合久久久久| 国产乱子轮精品视频| 欧美日韩国产电影| 国产精品美女一区二区| 蜜臀av一区二区在线免费观看| av电影天堂一区二区在线| 欧美一区二区久久久| 亚洲色图色小说| 男人操女人的视频在线观看欧美| 99久久国产免费看| 久久色中文字幕| 日韩高清不卡一区| 91极品视觉盛宴| 亚洲欧洲成人av每日更新| 蜜臀久久99精品久久久久宅男| 91香蕉视频mp4| 中文子幕无线码一区tr| 日韩av电影免费观看高清完整版 | 精品一区二区三区在线播放视频 | 精品国产1区二区| 日本不卡123| 欧洲一区二区三区在线| 国产精品久久久久久久久快鸭| 国产在线精品一区二区不卡了 | 国产三级欧美三级日产三级99| 视频一区视频二区在线观看| 一本大道久久a久久精品综合| 中文字幕第一页久久| 国产一区二区调教| 欧美岛国在线观看| 麻豆免费精品视频| 欧美乱妇一区二区三区不卡视频| 亚洲免费看黄网站| 91香蕉视频mp4| 亚洲精品国产一区二区精华液| 波多野结衣亚洲| 国产精品毛片久久久久久久| 不卡av免费在线观看| 中文字幕五月欧美|