亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xintc_l.h

?? 關于xilinx大學計劃配需教程實驗五源代碼
?? H
字號:
/* $Id: xintc_l.h,v 1.4 2005/09/26 16:11:47 trujillo Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2003 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xintc_l.h** This header file contains identifiers and low-level driver functions (or* macros) that can be used to access the device.  The user should refer to the* hardware device specification for more details of the device operation.* High-level driver functions are defined in xintc.h.** Note that users of this Level 0 driver interface can register an interrupt* handler dynamically (at run-time) using the XIntc_RegisterHandler() function.* User of the Level 1 xintc driver interface should still use XIntc_Connect(),* as always.  Also see the discussion of the interrupt vector tables in* xintc.h.** There are currently two interrupt handlers specified in this interface.** - XIntc_LowLevelInterruptHandler() is a handler without any arguments that*   is used in cases where there is a single interrupt controller device in*   the system and the handler cannot be passed an argument. This function is*   provided mostly for backward compatibility.** - XIntc_DeviceInterruptHandler() is a handler that takes a device ID as an*   argument, indicating which interrupt controller device in the system is*   causing the interrupt - thereby supporting multiple interrupt controllers.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- -----------------------------------------------------* 1.00b jhl  04/24/02 First release* 1.00c rpm  10/17/03 New release. Support the static vector table created*                     in the xintc_g.c configuration table.* </pre>*******************************************************************************/#ifndef XINTC_L_H /* prevent circular inclusions */#define XINTC_L_H /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/***************************** Include Files *********************************/#include "xbasic_types.h"#include "xparameters.h"#include "xio.h"#if (XPAR_XINTC_USE_DCR != 0)#include "xio_dcr.h"#endif/************************** Constant Definitions *****************************//* define the offsets from the base address for all the registers of the * interrupt controller, some registers may be optional in the hardware device */#if (XPAR_XINTC_USE_DCR != 0)#define XIN_ISR_OFFSET      0       /* Interrupt Status Register */#define XIN_IPR_OFFSET      1       /* Interrupt Pending Register */#define XIN_IER_OFFSET      2       /* Interrupt Enable Register */#define XIN_IAR_OFFSET      3       /* Interrupt Acknowledge Register */#define XIN_SIE_OFFSET      4       /* Set Interrupt Enable Register */#define XIN_CIE_OFFSET      5       /* Clear Interrupt Enable Register */#define XIN_IVR_OFFSET      6       /* Interrupt Vector Register */#define XIN_MER_OFFSET      7       /* Master Enable Register */#else /*(XPAR_XINTC_USE_DCR != 0)*/#define XIN_ISR_OFFSET      0       /* Interrupt Status Register */#define XIN_IPR_OFFSET      4       /* Interrupt Pending Register */#define XIN_IER_OFFSET      8       /* Interrupt Enable Register */#define XIN_IAR_OFFSET      12      /* Interrupt Acknowledge Register */#define XIN_SIE_OFFSET      16      /* Set Interrupt Enable Register */#define XIN_CIE_OFFSET      20      /* Clear Interrupt Enable Register */#define XIN_IVR_OFFSET      24      /* Interrupt Vector Register */#define XIN_MER_OFFSET      28      /* Master Enable Register */#endif /*(XPAR_XINTC_USE_DCR != 0)*//* Bit definitions for the bits of the MER register */#define XIN_INT_MASTER_ENABLE_MASK      0x1UL#define XIN_INT_HARDWARE_ENABLE_MASK    0x2UL /* once set cannot be cleared *//**************************** Type Definitions *******************************//* The following data type defines each entry in an interrupt vector table. * The callback reference is the base address of the interrupting device * for the low level driver and an instance pointer for the high level driver. */typedef struct{    XInterruptHandler Handler;    void *CallBackRef;} XIntc_VectorTableEntry;/***************** Macros (Inline Functions) Definitions *********************//* * Define the appropriate I/O access method to memory mapped I/O or DCR. */#if (XPAR_XINTC_USE_DCR != 0)#define XIntc_In32  XIo_DcrIn#define XIntc_Out32 XIo_DcrOut#else#define XIntc_In32  XIo_In32#define XIntc_Out32 XIo_Out32#endif/****************************************************************************//**** Enable all interrupts in the Master Enable register of the interrupt* controller.  The interrupt controller defaults to all interrupts disabled* from reset such that this macro must be used to enable interrupts.** @param    BaseAddress is the base address of the device.** @return   None.** @note** Signature: void XIntc_mMasterEnable(Xuint32 BaseAddress)******************************************************************************/#define XIntc_mMasterEnable(BaseAddress) \    XIntc_Out32((BaseAddress) + XIN_MER_OFFSET, \              XIN_INT_MASTER_ENABLE_MASK | XIN_INT_HARDWARE_ENABLE_MASK)/****************************************************************************//**** Disable all interrupts in the Master Enable register of the interrupt* controller.** @param    BaseAddress is the base address of the device.** @return   None.** @note** Signature: void XIntc_mMasterDisable(Xuint32 BaseAddress)******************************************************************************/#define XIntc_mMasterDisable(BaseAddress) \    XIntc_Out32((BaseAddress) + XIN_MER_OFFSET, 0)/****************************************************************************//**** Enable specific interrupt(s) in the interrupt controller.** @param    BaseAddress is the base address of the device* @param    EnableMask is the 32-bit value to write to the enable register.*           Each bit of the mask corresponds to an interrupt input signal that*           is connected to the interrupt controller (INT0 = LSB). Only the*           bits which are set in the mask will enable interrupts.** @return   None.** @note** Signature: void XIntc_mEnableIntr(Xuint32 BaseAddress, Xuint32 EnableMask)******************************************************************************/#define XIntc_mEnableIntr(BaseAddress, EnableMask) \    XIntc_Out32((BaseAddress) + XIN_IER_OFFSET, (EnableMask))/****************************************************************************//**** Disable specific interrupt(s) in the interrupt controller.** @param    BaseAddress is the base address of the device* @param    DisableMask is the 32-bit value to write to the enable register.*           Each bit of the mask corresponds to an interrupt input signal that*           is connected to the interrupt controller (INT0 = LSB).  Only the*           bits which are set in the mask will disable interrupts.** @return   None.** @note** Signature: void XIntc_mDisableIntr(Xuint32 BaseAddress, Xuint32 DisableMask)******************************************************************************/#define XIntc_mDisableIntr(BaseAddress, DisableMask) \    XIntc_Out32((BaseAddress) + XIN_IER_OFFSET, ~(DisableMask))/****************************************************************************//**** Acknowledge specific interrupt(s) in the interrupt controller.** @param    BaseAddress is the base address of the device* @param    AckMask is the 32-bit value to write to the acknowledge register.*           Each bit of the mask corresponds to an interrupt input signal that*           is connected to the interrupt controller (INT0 = LSB).  Only the*           bits which are set in the mask will acknowledge interrupts.** @return   None.** @note** Signature: void XIntc_mAckIntr(Xuint32 BaseAddress, Xuint32 AckMask)******************************************************************************/#define XIntc_mAckIntr(BaseAddress, AckMask) \    XIntc_Out32((BaseAddress) + XIN_IAR_OFFSET, (AckMask))/****************************************************************************//**** Get the interrupt status from the interrupt controller which indicates* which interrupts are active and enabled.** @param    BaseAddress is the base address of the device** @return   The 32-bit contents of the interrupt status register. Each bit*           corresponds to an interrupt input signal that is connected to the*           interrupt controller (INT0 = LSB). Bits which are set indicate an*           active interrupt which is also enabled.** @note** Signature: Xuint32 XIntc_mGetIntrStatus(Xuint32 BaseAddress)******************************************************************************/#define XIntc_mGetIntrStatus(BaseAddress) \    (XIntc_In32((BaseAddress) + XIN_ISR_OFFSET) & \     XIntc_In32((BaseAddress) + XIN_IER_OFFSET))/************************** Function Prototypes ******************************//* * Interrupt controller handlers, to be connected to processor exception * handling code. */void XIntc_LowLevelInterruptHandler(void);void XIntc_DeviceInterruptHandler(void *DeviceId);/* Various configuration functions */void XIntc_SetIntrSvcOption(Xuint32 BaseAddress, int Option);void XIntc_RegisterHandler(Xuint32 BaseAddress, int InterruptId,                           XInterruptHandler Handler, void *CallBackRef);/************************** Variable Definitions *****************************/#ifdef __cplusplus}#endif#endif            /* end of protection macro */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩中文字幕精品| 国产精品综合二区| 理论片日本一区| 福利电影一区二区| 色视频欧美一区二区三区| 欧美乱妇一区二区三区不卡视频| 日韩午夜在线播放| 国产精品全国免费观看高清 | 免费国产亚洲视频| 成人高清在线视频| 欧美区在线观看| 久久精品在这里| 亚洲第一福利视频在线| 国产乱码精品一区二区三区忘忧草| 99久久er热在这里只有精品66| 欧美高清一级片在线| 久久久久久久久蜜桃| 亚洲曰韩产成在线| 国产黑丝在线一区二区三区| 欧美三级日韩三级| 国产欧美一区二区三区网站| 婷婷久久综合九色综合绿巨人 | 久久综合九色综合欧美亚洲| 1区2区3区精品视频| 日本欧美一区二区三区乱码| 99热精品一区二区| 亚洲精品一区二区在线观看| 一区二区三区 在线观看视频| 韩国一区二区视频| 中文字幕亚洲在| 蜜桃视频一区二区三区在线观看| 99久久99久久久精品齐齐| 欧美成人激情免费网| 一区二区高清免费观看影视大全 | 国产午夜久久久久| 午夜影院久久久| 9久草视频在线视频精品| 精品人在线二区三区| 亚洲成av人影院| 91美女片黄在线| 久久久99久久精品欧美| 欧美aaaaa成人免费观看视频| 91美女蜜桃在线| 日本一区二区成人在线| 精品一二三四区| 91精品国产福利在线观看| 亚洲精品综合在线| 成人免费av资源| 久久这里只有精品首页| 午夜av一区二区三区| 色8久久精品久久久久久蜜| 国产精品三级在线观看| 国产精品中文欧美| 日韩免费福利电影在线观看| 午夜久久久久久久久| 欧美亚洲丝袜传媒另类| 亚洲色图在线播放| 成人av中文字幕| 中文字幕精品一区二区三区精品| 国内不卡的二区三区中文字幕| 91精品视频网| 日本aⅴ精品一区二区三区| 欧美日韩国产综合草草| 亚洲成av人片在线观看| 欧美性xxxxx极品少妇| 亚洲伊人伊色伊影伊综合网| 色噜噜狠狠成人中文综合| 亚洲欧洲精品一区二区三区不卡 | 亚洲欧美另类久久久精品| 丁香婷婷综合五月| 欧美国产亚洲另类动漫| 成人福利视频在线| 国产精品每日更新在线播放网址| 成人免费精品视频| 国产精品久久久久久久久免费樱桃| 国产精品一线二线三线精华| 国产亚洲欧美日韩在线一区| 国产一区中文字幕| 国产欧美va欧美不卡在线| 丰满亚洲少妇av| 国产精品久久久久永久免费观看| 成人午夜视频在线| 中文字幕一区在线观看视频| 色av一区二区| 午夜私人影院久久久久| 欧美一区二区三区播放老司机| 欧美亚一区二区| 亚洲高清免费一级二级三级| 91精选在线观看| 激情都市一区二区| 国产喂奶挤奶一区二区三区| aaa国产一区| 亚洲一级二级三级在线免费观看| 欧美亚州韩日在线看免费版国语版| 午夜影院久久久| 欧美成人激情免费网| 国产成人在线视频免费播放| 中文字幕亚洲区| 欧美日韩精品一区二区三区四区 | 6080日韩午夜伦伦午夜伦| 日本欧美大码aⅴ在线播放| 欧美成人福利视频| 国产精品系列在线播放| 亚洲丝袜精品丝袜在线| 在线电影院国产精品| 国产尤物一区二区在线| 综合久久久久久| 制服丝袜中文字幕一区| 国产精品66部| 亚洲精品乱码久久久久| 精品日韩一区二区三区免费视频| 国产成人午夜高潮毛片| 亚洲精品国久久99热| 欧美变态tickling挠脚心| 99视频在线精品| 免费av成人在线| 中文字幕亚洲精品在线观看| 亚洲午夜精品17c| 精品1区2区在线观看| 91丨porny丨中文| 蜜桃视频一区二区三区| 亚洲人成人一区二区在线观看| 3d动漫精品啪啪1区2区免费 | ...中文天堂在线一区| 欧美精品在线一区二区三区| 国产福利不卡视频| 亚洲妇熟xx妇色黄| 久久久三级国产网站| 在线观看av一区| 国产精品夜夜嗨| 日韩高清欧美激情| 中文字幕一区在线观看视频| 日韩欧美电影一二三| 色香色香欲天天天影视综合网 | 国产欧美在线观看一区| 欧美久久久影院| 99riav久久精品riav| 久久精品国产亚洲a| 一区二区免费视频| 久久久精品欧美丰满| 欧美精品在线观看一区二区| eeuss鲁一区二区三区| 琪琪一区二区三区| 亚洲综合久久久久| 国产精品久久久久9999吃药| 欧美电视剧在线观看完整版| 欧美色视频在线| aa级大片欧美| 国产精品1区2区| 奇米色一区二区三区四区| 亚洲女性喷水在线观看一区| 国产午夜精品久久久久久免费视| 在线播放91灌醉迷j高跟美女| 久久久久久麻豆| 日韩欧美一区电影| 欧美高清激情brazzers| 97成人超碰视| 粗大黑人巨茎大战欧美成人| 国模套图日韩精品一区二区| 视频一区二区中文字幕| 一区二区三区小说| 亚洲欧洲精品成人久久奇米网| 久久蜜臀中文字幕| 精品精品欲导航| 777欧美精品| 欧美日韩美女一区二区| 日本道色综合久久| 99久久久免费精品国产一区二区| 国产sm精品调教视频网站| 精品一区二区三区欧美| 久久激情综合网| 奇米色777欧美一区二区| 日本91福利区| 强制捆绑调教一区二区| 日韩av中文字幕一区二区| 天天亚洲美女在线视频| 日精品一区二区| 午夜激情综合网| 午夜成人免费电影| 日韩精品国产精品| 日韩在线观看一区二区| 天天综合色天天| 日本欧美肥老太交大片| 日韩福利电影在线观看| 免费成人av在线播放| 久久99久久久久| 国产乱码字幕精品高清av| 国产二区国产一区在线观看| 国产精品性做久久久久久| 国v精品久久久网| 成人午夜伦理影院| 99久久久无码国产精品| 色噜噜狠狠色综合欧洲selulu| 欧美在线观看视频一区二区三区| 日本韩国欧美在线| 欧美视频在线一区二区三区 | 精品亚洲成av人在线观看| 久久精品国产一区二区| 国产大陆a不卡| www.99精品|